Performance of channel engineered SDODEL MOSFET for mixed signal applications

被引:0
|
作者
Sarkar, Partha [1 ]
Mallik, A. [1 ]
Sarkar, C. K. [1 ]
Rao, V. Ramgopal [1 ]
机构
[1] Univ Jadavpur, Dept Elect & Telecom Engn, Kalyani 700032, W Bengal, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engineering are proposed for reduction of the junction capacitance (Q. It has been recently shown that it is possible to realize the benefits of PD- Sol technologies with the help of Source/Drain On Repletion Layer (SDODEL) MOSFETs, employing the bulk technologies. Here, for the first time, we investigated analog performance improvement with Single Halo SDODEL MOSFETs, as well as Double Halo SDODEL MOSFET and compared their performances with Double Halo MOSFETs (which will henceforth be referred as Control MOSFETs) with extensive process and device simulations. Our results show that, in Single Halo SDODEL MOSFET there is a significant improvement in the intrinsic device performance for analog applications (such as device gain, g(m)/I(D) etc.) for sub 100nm technologies.
引用
收藏
页码:687 / 690
页数:4
相关论文
共 50 条