An efficient architecture of DCTQ module in MPEG-4 video codec

被引:0
|
作者
Suh, K [1 ]
Park, S [1 ]
Kim, S [1 ]
Koo, B [1 ]
Kim, I [1 ]
Kim, K [1 ]
Cho, H [1 ]
机构
[1] Woosong Univ, Dept Elect Engn, Adv Microelect Res Lab, Taejon 305350, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a VLSI architecture for DCTQ module, which consists of 2D-DCT, quantization, AC/DC prediction block, scan conversion, inverse quantization and 2D-IDCT, is presented. The architecture of the DCTQ is designed to handle a macroblock data within 1064 cycles and suitable for MPEG-4 video codec handling CIF image formats. Only single 1-D DCT/IDCT cores are used for the design instead of 2-D DCT/IDCT, respectively. 1-bit serial distributed arithmetic architecture is adopted for 1-D DCT/IDCT to reduce the hardware area in this architecture. As the result, the maximum utilization of hardware can be achieved, and power consumption can be minimized. The proposed design is operated on 27MHz clock. The area is 50 % smaller than the previous methods with 2D-DCT and IDCT. The experimental results show that the accuracy of DCT and IDCT meet the IEEE specification.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [1] VLSI architecture of MacroBlockIP module in MPEG-4 video codec
    School of Electric and Information Eng., Naval University of Eng., Wuhan 430033, China
    Dianzi Qijian, 2006, 4 (1158-1163):
  • [2] Performance analysis and architecture evaluation of MPEG-4 video codec system
    Chang, HC
    Chen, LG
    Hsu, MY
    Chang, YC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 449 - 452
  • [3] Quality Assessment of the MPEG-4 Scalable Video CODEC
    Niedermeier, Florian
    Niedermeier, Michael
    Kosch, Harald
    IMAGE ANALYSIS AND PROCESSING - ICIAP 2009, PROCEEDINGS, 2009, 5716 : 297 - 306
  • [4] MPEG-4 video codec on an ARM core and AMIBA
    Park, JH
    Kim, IK
    Kim, SM
    Park, SM
    Koo, BT
    Shin, KS
    Seo, KB
    Cha, JJ
    PROCEEDINGS OF WORKSHOP AND EXHIBITION ON MPEG-4, 2002, : 95 - 98
  • [5] MPEG-4 video codec for mobile multimedia applications
    Park, J
    Koo, B
    Kim, S
    Kim, I
    Cho, H
    ICCE: 2001 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2001, : 156 - 157
  • [6] MPEG-4 video codec on BOPS parallel DSP
    Petrescu, DI
    Searles, DS
    Pechanek, GG
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2002, : 122 - 127
  • [7] A VLSI architecture for MPEG-4 core profile video codec with accelerated bitstream processing
    Stechele, W
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 13 - 22
  • [8] A scalable MPEG-4 video codec architecture for IMT-2000 multimedia applications
    Takahashi, M
    Nishikawa, T
    Arakida, H
    Machida, N
    Yamamoto, H
    Fujiyoshi, T
    Matsumoto, Y
    Yamagishi, O
    Samata, T
    Asano, A
    Terazawa, T
    Ohmori, K
    Shirakura, J
    Watanabe, Y
    Nakamura, H
    Minami, S
    Furuyama, T
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 188 - 191
  • [9] Hardware implementation of the transformation module of the MPEG-4 AAC codec
    Brzuchalski, Grzegorz
    Pastuszak, Grzegorz
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 205 - 210
  • [10] Hardware-software implementation of MPEG-4 video codec
    Kim, SM
    Park, JH
    Park, SM
    Koo, BT
    Shin, KS
    Suh, KB
    Kim, IK
    Eum, NW
    Kim, KS
    ETRI JOURNAL, 2003, 25 (06) : 489 - 502