An efficient architecture of DCTQ module in MPEG-4 video codec

被引:0
|
作者
Suh, K [1 ]
Park, S [1 ]
Kim, S [1 ]
Koo, B [1 ]
Kim, I [1 ]
Kim, K [1 ]
Cho, H [1 ]
机构
[1] Woosong Univ, Dept Elect Engn, Adv Microelect Res Lab, Taejon 305350, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a VLSI architecture for DCTQ module, which consists of 2D-DCT, quantization, AC/DC prediction block, scan conversion, inverse quantization and 2D-IDCT, is presented. The architecture of the DCTQ is designed to handle a macroblock data within 1064 cycles and suitable for MPEG-4 video codec handling CIF image formats. Only single 1-D DCT/IDCT cores are used for the design instead of 2-D DCT/IDCT, respectively. 1-bit serial distributed arithmetic architecture is adopted for 1-D DCT/IDCT to reduce the hardware area in this architecture. As the result, the maximum utilization of hardware can be achieved, and power consumption can be minimized. The proposed design is operated on 27MHz clock. The area is 50 % smaller than the previous methods with 2D-DCT and IDCT. The experimental results show that the accuracy of DCT and IDCT meet the IEEE specification.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [11] Architecture of a hardware module for MPEG-4 shape decoding
    Berekovic, M
    Jacob, K
    Pirsch, P
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 157 - 160
  • [12] An MPEG-4 video codec SOC for mobile multi media applications
    Stabernack, B
    von Cölln, G
    ICCE: 2003 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2003, : 248 - 249
  • [13] A Java']Java-based MPEG-4 like video codec
    Liu, DY
    Tsai, CW
    Wu, JL
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (01) : 200 - 205
  • [14] MPEG-4 video codec IP design with a configurable embedded processor
    Kim, JG
    Kuo, CCJ
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 776 - 779
  • [15] An efficient macroblock-sync decoding architecture for MPEG-4 FGS video
    Tsao, HK
    Tung, YS
    Wu, JL
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 232 - 235
  • [16] Efficient MPEG-2 to MPEG-4 video transcoding
    Liu, S
    Lu, LG
    Kuo, CCJ
    IMAGE AND VIDEO COMMUNICATIONS AND PROCESSING 2003, PTS 1 AND 2, 2003, 5022 : 186 - 195
  • [17] Platform architecture design for MPEG-4 video coding
    Chao, WM
    Chang, YC
    Hsu, CW
    Chen, LG
    2003 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL 3, PROCEEDINGS, 2003, : 93 - 96
  • [18] A low-power MPEG-4 codec LSI for mobile video application
    Liu, PL
    Jiang, L
    Nakayama, H
    Yoshitake, T
    Komazaki, H
    Watanabe, Y
    Araki, H
    Morioka, K
    Lee, S
    Kubosawa, H
    Otobe, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04): : 652 - 660
  • [19] Real-time video delivery system based on MPEG-4 CODEC
    Xu, L
    Sun, ZG
    Chen, Q
    ELECTRONIC IMAGING AND MULTIMEDIA TECHNOLOGY III, 2002, 4925 : 552 - 557
  • [20] A 90 mW MPEG-4 video codec LSI with the capability for core profile
    Hashimoto, T
    Kuromaru, S
    Toujima, M
    Kohashi, Y
    Matsuo, M
    Sugisawa, Y
    Kuromaru, M
    Yonezawa, T
    Kajita, S
    Kondo, T
    Otsuki, H
    Hashimoto, K
    Nakajima, H
    Fukunaga, T
    Toida, H
    Iizuka, Y
    Fujimoto, H
    Michiyama, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (07): : 1374 - 1384