An efficient architecture of DCTQ module in MPEG-4 video codec

被引:0
|
作者
Suh, K [1 ]
Park, S [1 ]
Kim, S [1 ]
Koo, B [1 ]
Kim, I [1 ]
Kim, K [1 ]
Cho, H [1 ]
机构
[1] Woosong Univ, Dept Elect Engn, Adv Microelect Res Lab, Taejon 305350, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a VLSI architecture for DCTQ module, which consists of 2D-DCT, quantization, AC/DC prediction block, scan conversion, inverse quantization and 2D-IDCT, is presented. The architecture of the DCTQ is designed to handle a macroblock data within 1064 cycles and suitable for MPEG-4 video codec handling CIF image formats. Only single 1-D DCT/IDCT cores are used for the design instead of 2-D DCT/IDCT, respectively. 1-bit serial distributed arithmetic architecture is adopted for 1-D DCT/IDCT to reduce the hardware area in this architecture. As the result, the maximum utilization of hardware can be achieved, and power consumption can be minimized. The proposed design is operated on 27MHz clock. The area is 50 % smaller than the previous methods with 2D-DCT and IDCT. The experimental results show that the accuracy of DCT and IDCT meet the IEEE specification.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [41] An efficient motion estimation method for MPEG-4 video encoder
    Yang, WJ
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (02) : 441 - 446
  • [42] Efficient implementation of MPEG-4 video encoder on RISC core
    Prasad, RSV
    Ramkishor, K
    2002 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2002, : 278 - 279
  • [43] Efficient representation and coding of omnidirectional video using MPEG-4
    Smolic, A
    MC Cutchen, D
    Digital Media: Processing Multimedia Interactive Services, 2003, : 381 - 386
  • [44] MPEG-4 accelerator for PC based codec implementation
    Lim, YK
    Kwak, J
    Park, S
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C182 - C185
  • [45] Efficient implementation of MPEG-4 video encoder on RISC core
    Prasad, RSV
    Korada, R
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (01) : 204 - 209
  • [46] An efficient error detection technique for MPEG-4 video streams
    Yan, B
    Ng, KW
    CCNC 2004: 1ST IEEE CONSUMER COMMUNICATIONS AND NETWORKING CONFERENCE, PROCEEDINGS: CONSUMER NETWORKING: CLOSING THE DIGITAL DIVIDE, 2004, : 442 - 446
  • [47] Multicore system-on-chip architecture for MPEG-4 streaming video
    Berekovic, M
    Stolberg, HJ
    Pirsch, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (08) : 688 - 699
  • [48] Co-processor architecture for MPEG-4 video object rendering
    Heer, C
    Miro, C
    Lafage, A
    Berekovic, M
    Ghigo, G
    Selinger, T
    Wels, KI
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2000, PTS 1-3, 2000, 4067 : 1451 - 1458
  • [49] Natural and synthetic video in MPEG-4
    Ostermann, J
    Puri, A
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3805 - 3808
  • [50] Efficient implementation of MPEG-4 object-based video encoder
    Sun, L
    Zhang, WJ
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 46 - 48