A VLSI architecture for MPEG-4 core profile video codec with accelerated bitstream processing

被引:0
|
作者
Stechele, W [1 ]
机构
[1] Tech Univ Munich, D-80290 Munich, Germany
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
D O I
10.1117/12.498499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A VLSI architecture with flexible, application-specific coprocessors for object based video encoding/decoding is presented. The architecture consists of a standard embedded RISC core, as well as coprocessor modules for macroblock algorithms, motion estimation and bitstream processing. Bitstream decoding involves strong data dependencies, which requires optimized logical partitioning. An optimized instruction set can speed up bitstream decoding by a factor of two. This architecture combines high performance of dedicated ASIC architectures with the flexibility of programmable processors. Dataflow. and memory access were optimized based on extensive studies of statistical complexity variations. Results on gate count and clock rate, required for realtime processing of MPEG-4 Core Profile video, are presented, as well as a comparison with software implementations on a standard RISC architecture.
引用
收藏
页码:13 / 22
页数:10
相关论文
共 50 条
  • [1] VLSI architecture of MacroBlockIP module in MPEG-4 video codec
    School of Electric and Information Eng., Naval University of Eng., Wuhan 430033, China
    Dianzi Qijian, 2006, 4 (1158-1163):
  • [2] Algorithmic complexity, motion estimation and a VLSI architecture for MPEG-4 core profile video codecs
    Stechele, W
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 172 - 175
  • [3] A 90 mW MPEG-4 video codec LSI with the capability for core profile
    Hashimoto, T
    Kuromaru, S
    Toujima, M
    Kohashi, Y
    Matsuo, M
    Sugisawa, Y
    Kuromaru, M
    Yonezawa, T
    Kajita, S
    Kondo, T
    Otsuki, H
    Hashimoto, K
    Nakajima, H
    Fukunaga, T
    Toida, H
    Iizuka, Y
    Fujimoto, H
    Michiyama, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (07): : 1374 - 1384
  • [4] MPEG-4 video codec on an ARM core and AMIBA
    Park, JH
    Kim, IK
    Kim, SM
    Park, SM
    Koo, BT
    Shin, KS
    Seo, KB
    Cha, JJ
    PROCEEDINGS OF WORKSHOP AND EXHIBITION ON MPEG-4, 2002, : 95 - 98
  • [5] An efficient architecture of DCTQ module in MPEG-4 video codec
    Suh, K
    Park, S
    Kim, S
    Koo, B
    Kim, I
    Kim, K
    Cho, H
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 777 - 780
  • [6] Performance analysis and architecture evaluation of MPEG-4 video codec system
    Chang, HC
    Chen, LG
    Hsu, MY
    Chang, YC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 449 - 452
  • [7] MPEG-4 video bitstream structure analysis and its parsing architecture design
    Chang, HC
    Chang, YC
    Tsai, YB
    Fan, CP
    Chen, LG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 184 - 187
  • [8] Quality Assessment of the MPEG-4 Scalable Video CODEC
    Niedermeier, Florian
    Niedermeier, Michael
    Kosch, Harald
    IMAGE ANALYSIS AND PROCESSING - ICIAP 2009, PROCEEDINGS, 2009, 5716 : 297 - 306
  • [9] VLSI architecture of a MPEG-4 visual renderer
    Nguyen-Phuc, QL
    Sorolla, CM
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 309 - 320
  • [10] MPEG-4 video codec for mobile multimedia applications
    Park, J
    Koo, B
    Kim, S
    Kim, I
    Cho, H
    ICCE: 2001 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2001, : 156 - 157