A VLSI architecture for MPEG-4 core profile video codec with accelerated bitstream processing

被引:0
|
作者
Stechele, W [1 ]
机构
[1] Tech Univ Munich, D-80290 Munich, Germany
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
D O I
10.1117/12.498499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A VLSI architecture with flexible, application-specific coprocessors for object based video encoding/decoding is presented. The architecture consists of a standard embedded RISC core, as well as coprocessor modules for macroblock algorithms, motion estimation and bitstream processing. Bitstream decoding involves strong data dependencies, which requires optimized logical partitioning. An optimized instruction set can speed up bitstream decoding by a factor of two. This architecture combines high performance of dedicated ASIC architectures with the flexibility of programmable processors. Dataflow. and memory access were optimized based on extensive studies of statistical complexity variations. Results on gate count and clock rate, required for realtime processing of MPEG-4 Core Profile video, are presented, as well as a comparison with software implementations on a standard RISC architecture.
引用
收藏
页码:13 / 22
页数:10
相关论文
共 50 条
  • [31] Parallel architecture for MPEG-4 visual ACE profile
    Adar, R
    Akerib, A
    Mehrbians, R
    ICCE: 2001 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2001, : 180 - 181
  • [32] Performance analysis for MPEG-4 video codec based on on-chip network
    Chang, JY
    Kim, WJ
    Bae, YH
    Han, JH
    Cho, HJ
    Jung, HB
    ETRI JOURNAL, 2005, 27 (05) : 497 - 503
  • [33] A MPEG-4 video codec chip with low power scheme for mobile application
    Park, S
    Lee, M
    Shin, K
    Cho, H
    Kim, J
    Lee, D
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (06) : 1353 - 1363
  • [34] A high speed VLSI architecture of discrete wavelet transform for MPEG-4
    Chang, SJ
    Lee, MH
    Park, JY
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1997, 43 (03) : 623 - 627
  • [35] High speed VLSI architecture of discrete wavelet transform for MPEG-4
    Chonbuk Natl Univ, Chonju, Korea, Republic of
    IEEE Trans Consum Electron, 3 (623-627):
  • [36] A high speed VLSI architecture of discrete wavelet transform for MPEG-4
    Chang, SJ
    Lee, MH
    Park, J
    INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1997 DIGEST OF TECHNICAL PAPERS, 1997, : 258 - 259
  • [37] Tests on MPEG-4 audio codec proposals
    Centro Studi e Laboratori, Telecomunicazioni, Torino, Italy
    Signal Process Image Commun, 4 (327-342):
  • [38] Analysis and Implementation of MPEG-4 Motion Codec
    Liu, Yunpeng
    Wang, Renfang
    Li, Jin
    MATERIALS, MECHANICAL ENGINEERING AND MANUFACTURE, PTS 1-3, 2013, 268-270 : 1667 - 1670
  • [39] Overview of streaming video profile amendment in MPEG-4 video standard
    Li, WP
    PROCEEDINGS OF WORKSHOP AND EXHIBITION ON MPEG-4, 2002, : 75 - 78
  • [40] A study of a MPEG-4 codec in a multiprocessor platfonn
    Portero, Antoni
    Talvera, Guillermo
    Catthoor, Francky
    Carrabina, Jordi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-7, 2006, : 661 - +