A VLSI architecture for MPEG-4 core profile video codec with accelerated bitstream processing

被引:0
|
作者
Stechele, W [1 ]
机构
[1] Tech Univ Munich, D-80290 Munich, Germany
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
D O I
10.1117/12.498499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A VLSI architecture with flexible, application-specific coprocessors for object based video encoding/decoding is presented. The architecture consists of a standard embedded RISC core, as well as coprocessor modules for macroblock algorithms, motion estimation and bitstream processing. Bitstream decoding involves strong data dependencies, which requires optimized logical partitioning. An optimized instruction set can speed up bitstream decoding by a factor of two. This architecture combines high performance of dedicated ASIC architectures with the flexibility of programmable processors. Dataflow. and memory access were optimized based on extensive studies of statistical complexity variations. Results on gate count and clock rate, required for realtime processing of MPEG-4 Core Profile video, are presented, as well as a comparison with software implementations on a standard RISC architecture.
引用
收藏
页码:13 / 22
页数:10
相关论文
共 50 条
  • [21] MPEG-4 video codec IP design with a configurable embedded processor
    Kim, JG
    Kuo, CCJ
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 776 - 779
  • [22] VLSI architectures for MPEG-4
    Pirsch, P
    Berekovic, M
    Stolberg, HJ
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 208 - 208
  • [23] The MPEG-4 video coding standard - A VLSI point of view
    Kneip, J
    Bauer, S
    Vollmer, J
    Schmale, B
    Kuhn, P
    Reissmann, M
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 43 - 52
  • [24] An efficient embedded bitstream parsing processor for MPEG-4 video decoding system
    Chang, YC
    Huang, CC
    Chao, WM
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 41 (02): : 183 - 191
  • [25] An efficient embedded bitstream parsing processor for MPEG-4 video decoding system
    Chang, YC
    Huang, CC
    Chao, WM
    Chen, LG
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 168 - 171
  • [26] An Efficient Embedded Bitstream Parsing Processor for MPEG-4 Video Decoding System
    Yung-Chi Chang
    Chao-Chih Huang
    Wei-Min Chao
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 183 - 191
  • [27] Platform architecture design for MPEG-4 video coding
    Chao, WM
    Chang, YC
    Hsu, CW
    Chen, LG
    2003 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL 3, PROCEEDINGS, 2003, : 93 - 96
  • [28] A coprocessor architecture implementing the MPEG-4 Visual Core Profile for mobile multimedia applications
    Hutter, A
    Diebel, G
    Stechele, W
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 176 - 179
  • [29] A low-power MPEG-4 codec LSI for mobile video application
    Liu, PL
    Jiang, L
    Nakayama, H
    Yoshitake, T
    Komazaki, H
    Watanabe, Y
    Araki, H
    Morioka, K
    Lee, S
    Kubosawa, H
    Otobe, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04): : 652 - 660
  • [30] Real-time video delivery system based on MPEG-4 CODEC
    Xu, L
    Sun, ZG
    Chen, Q
    ELECTRONIC IMAGING AND MULTIMEDIA TECHNOLOGY III, 2002, 4925 : 552 - 557