Novel Architecture for Lifting Discrete Wavelet Packet Transform With Arbitrary Tree Structure

被引:6
|
作者
Singh, Gyanendra [1 ]
Chiluveru, Samba Raju [2 ]
Raman, Balasubramanian [3 ]
Tripathy, Manoj [2 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] IIT Roorkee, Microelect & VLSI Grp, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
[2] IIT Roorkee, Instrumentat & Signal Proc Grp, Dept Elect Engn, Roorkee 247667, Uttar Pradesh, India
[3] Indian Inst Technol Roorkee, IIT Roorkee, Dept Comp Sci & Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Computer architecture; Wavelet packets; Discrete wavelet transforms; Registers; Very large scale integration; Hardware; Complexity theory; Arbitrary tree structure; bit-reordering; discrete wavelet packet transform (DWPT); signal flow graph (SFG); EFFICIENT VLSI ARCHITECTURE;
D O I
10.1109/TVLSI.2021.3079989
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a novel pipelined VLSI architecture for computing discrete wavelet packet transform (DWPT) with an arbitrary wavelet tree. Coefficients for different levels are computed in a series of stages. Each stage consists of a bypassed wavelet filter and circuit for reordering intermediate coefficients. The proposed lifting-based wavelet filter computes high- and low-pass coefficients in series. In order to accommodate the arbitrary tree structure, the filter either computes the coefficients or bypass the samples. The reordering of intermediate coefficients forms a subband required for next-level computation. The coefficients are computed in a serial manner and reordering of intermediate coefficients reduce not only the memory elements but also the circuit complexity. The proposed pipelined architecture reduces the requirement of memory elements by 50%. Furthermore, the hardware implementation results show that the area and power requirement are reduced by 33% and 20%, respectively.
引用
收藏
页码:1490 / 1494
页数:5
相关论文
共 50 条
  • [41] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710
  • [42] A configurable architecture for the Wavelet Packet Transform
    Trenas, MA
    López, J
    Zapata, EL
    Argüello, F
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 32 (03): : 255 - 273
  • [43] A Configurable Architecture for the Wavelet Packet Transform
    María A. Trenas
    Juan López
    Emilio L. Zapata
    Francisco Argüello
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 32 : 255 - 273
  • [44] A Ultra High Speed and Configurable Inverse Discrete Wavelet Packet Transform Architecture
    Chehaitly, Mouhamad
    Tabaa, Mohamed
    Monteiro, Fabrice
    Dandache, Abbas
    2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 262 - 265
  • [45] Discrete Fourier Transform and Discrete Wavelet Packet Transform in Speech Denoising
    Wang, Zhanfeng
    Li, Suping
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1588 - 1591
  • [46] Efficient VLSI architecture of lifting-based wavelet packet transform for audio and speech applications
    Wang, Chao
    Gan, Woon Seng
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3391 - 3394
  • [47] A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme
    Ferretti, M
    Rizzo, D
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 165 - 185
  • [48] A Parallel Architecture for the 2-D Discrete Wavelet Transform with Integer Lifting Scheme
    M. Ferretti
    D. Rizzo
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 165 - 185
  • [49] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [50] A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform
    Hu, Yusong
    Jong, Ching Chuen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (08) : 502 - 506