Novel Architecture for Lifting Discrete Wavelet Packet Transform With Arbitrary Tree Structure

被引:6
|
作者
Singh, Gyanendra [1 ]
Chiluveru, Samba Raju [2 ]
Raman, Balasubramanian [3 ]
Tripathy, Manoj [2 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] IIT Roorkee, Microelect & VLSI Grp, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
[2] IIT Roorkee, Instrumentat & Signal Proc Grp, Dept Elect Engn, Roorkee 247667, Uttar Pradesh, India
[3] Indian Inst Technol Roorkee, IIT Roorkee, Dept Comp Sci & Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Computer architecture; Wavelet packets; Discrete wavelet transforms; Registers; Very large scale integration; Hardware; Complexity theory; Arbitrary tree structure; bit-reordering; discrete wavelet packet transform (DWPT); signal flow graph (SFG); EFFICIENT VLSI ARCHITECTURE;
D O I
10.1109/TVLSI.2021.3079989
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a novel pipelined VLSI architecture for computing discrete wavelet packet transform (DWPT) with an arbitrary wavelet tree. Coefficients for different levels are computed in a series of stages. Each stage consists of a bypassed wavelet filter and circuit for reordering intermediate coefficients. The proposed lifting-based wavelet filter computes high- and low-pass coefficients in series. In order to accommodate the arbitrary tree structure, the filter either computes the coefficients or bypass the samples. The reordering of intermediate coefficients forms a subband required for next-level computation. The coefficients are computed in a serial manner and reordering of intermediate coefficients reduce not only the memory elements but also the circuit complexity. The proposed pipelined architecture reduces the requirement of memory elements by 50%. Furthermore, the hardware implementation results show that the area and power requirement are reduced by 33% and 20%, respectively.
引用
收藏
页码:1490 / 1494
页数:5
相关论文
共 50 条
  • [21] New distributed arithmetic discrete wavelet packet transform architecture
    Payá, G
    Peiró, MM
    Ballester, F
    Gadea, R
    Colom, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 370 - 378
  • [22] Architecture research and VLSI implementation for discrete wavelet packet transform
    Xu Mei-hua
    Chen Zhang-jin
    Cheng Yu-lan
    2006 CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP '06), PROCEEDINGS, 2006, : 274 - +
  • [23] A Lifting-Based Discrete Wavelet Transform and Discrete Wavelet Packet Processor with Support for Higher Order Wavelet Filters
    Guntoro, Andre
    Glesner, Manfred
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 154 - 173
  • [24] VLSI architecture for 1-D discrete wavelet/wavelet packet transform
    Wu, Xiaodong
    Li, Yongming
    Chen, Hongyi
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 1999, 20 (03): : 206 - 213
  • [25] A note on "flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform"
    Xiong, CY
    Tian, JW
    Liu, H
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (05) : 1910 - 1916
  • [26] Lifting factorization-based discrete wavelet transform architecture design
    Jiang, WQ
    Ortega, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2001, 11 (05) : 651 - 657
  • [27] An Efficient Architecture for Modified Lifting-Based Discrete Wavelet Transform
    Rohan Pinto
    Kumara Shama
    Sensing and Imaging, 2020, 21
  • [28] A block-based architecture for lifting scheme discrete wavelet transform
    Yang, Chung-Hsien
    Wang, Jia-Ching
    Wang, Jhing-Fa
    Chang, Chi-Wei
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (05) : 1062 - 1071
  • [29] An Efficient Folded Architecture for Lifting-Based Discrete Wavelet Transform
    Shi, Guangming
    Liu, Weifeng
    Zhang, Li
    Li, Fu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (04) : 290 - 294
  • [30] An Efficient Architecture for Modified Lifting-Based Discrete Wavelet Transform
    Pinto, Rohan
    Shama, Kumara
    SENSING AND IMAGING, 2020, 21 (01):