Novel Architecture for Lifting Discrete Wavelet Packet Transform With Arbitrary Tree Structure

被引:6
|
作者
Singh, Gyanendra [1 ]
Chiluveru, Samba Raju [2 ]
Raman, Balasubramanian [3 ]
Tripathy, Manoj [2 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] IIT Roorkee, Microelect & VLSI Grp, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
[2] IIT Roorkee, Instrumentat & Signal Proc Grp, Dept Elect Engn, Roorkee 247667, Uttar Pradesh, India
[3] Indian Inst Technol Roorkee, IIT Roorkee, Dept Comp Sci & Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Computer architecture; Wavelet packets; Discrete wavelet transforms; Registers; Very large scale integration; Hardware; Complexity theory; Arbitrary tree structure; bit-reordering; discrete wavelet packet transform (DWPT); signal flow graph (SFG); EFFICIENT VLSI ARCHITECTURE;
D O I
10.1109/TVLSI.2021.3079989
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a novel pipelined VLSI architecture for computing discrete wavelet packet transform (DWPT) with an arbitrary wavelet tree. Coefficients for different levels are computed in a series of stages. Each stage consists of a bypassed wavelet filter and circuit for reordering intermediate coefficients. The proposed lifting-based wavelet filter computes high- and low-pass coefficients in series. In order to accommodate the arbitrary tree structure, the filter either computes the coefficients or bypass the samples. The reordering of intermediate coefficients forms a subband required for next-level computation. The coefficients are computed in a serial manner and reordering of intermediate coefficients reduce not only the memory elements but also the circuit complexity. The proposed pipelined architecture reduces the requirement of memory elements by 50%. Furthermore, the hardware implementation results show that the area and power requirement are reduced by 33% and 20%, respectively.
引用
收藏
页码:1490 / 1494
页数:5
相关论文
共 50 条
  • [31] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162
  • [32] An efficient VLSI architecture for lifting-based discrete wavelet transform
    Chao, Wang
    Wu Zhilin
    Peng, Cao
    Jie, Li
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1575 - 1578
  • [33] Novel architectures for the lifting-based discrete wavelet transform
    Liao, HY
    Mandal, MK
    Cockburn, BF
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 1020 - 1025
  • [34] Fully parameterized discrete wavelet packet transform architecture oriented to FPGA
    Payá, G
    Peiró, MM
    Ballester, F
    Mora, F
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 533 - 542
  • [35] FPGA implementation of wavelet packet transform with reconfigurable tree structure
    Trenas, MA
    López, J
    Zapata, EL
    PROCEEDINGS OF THE 26TH EUROMICRO CONFERENCE, VOLS I AND II, 2000, : 244 - 251
  • [36] A novel VLSI architecture for multidimensional discrete wavelet transform
    Chen, XJ
    Dai, QH
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 697 - 700
  • [37] An efficient VLSI architecture of 1-D lifting discrete wavelet transform
    Chen, PY
    Chen, SC
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 2009 - 2014
  • [38] Forward-flipping architecture for lifting-based discrete wavelet transform
    Tian, Xin
    Ming, Delie
    Wei, Jiaolong
    Tian, Jinwen
    OPTICAL ENGINEERING, 2011, 50 (03)
  • [39] A novel VLSI architecture for multidimensional discrete wavelet transform
    Dai, QH
    Chen, XJ
    Lin, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (08) : 1105 - 1110
  • [40] An efficient architecture for lifting-based forward and inverse discrete wavelet transform
    Aroutchelvame, SM
    Raahemifar, K
    2005 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), VOLS 1 AND 2, 2005, : 816 - 819