TOP-DOWN METHODOLOGY BASED LOW-DROPOUT REGULATOR DESIGN USING VERILOG-A

被引:0
|
作者
Pao, Chia-Cheng [1 ]
Chen, Yan-Chih [1 ]
Tsai, Chien-Hung [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Green Energy Elect Res Ctr GREERC, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a top-down design methodology, which adopts the analog modeling methodology and mixed-level simulation strategy together, for low-dropout regulators (LDO) with low ESR output capacitor. The proposed methodology helps designers to verify the sub-block specifications before designing transistors and reduce design iterations, benefiting cost optimization. All the macro-models are developed in Verilog-A under a Cadence Spectre platform and used in the design flow. A design case implemented in TSMC 0.35 mu m CMOS technology is presented that shows how this methodology supports system design. Simulation and measurement results expose high similarity, making it a useful and efficient way for LOO design.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Design of Low-Dropout Linear Regulator for GaN Power Amplifier Gate Bias
    Lu, Zhuan
    Chen, Yang
    Huang, Sunjie
    Lai, Xian
    Yan, Bo
    Luo, Yonglun
    2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
  • [32] Design and Implementation of a Sliding-Mode Controller for Low-Dropout/Linear Regulator
    Bagheri, Javad
    Saberkari, Alireza
    Khorgami, Omid
    Alarcon-Cot, Eduard
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 1889 - 1893
  • [33] Top-down system level design methodology using SpecC, VCC and SystemC
    Cai, LK
    Kritzinger, P
    Olivares, M
    Gajski, D
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1137 - 1137
  • [34] Cell-based top-down design methodology for RSFQ digital circuits
    Yoshikawa, N
    Koshiyama, J
    Motoori, K
    Matsuzaki, F
    Yoda, K
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2001, 357 (SUPPL. 1): : 1529 - 1539
  • [35] A Low-noise Low-Dropout Regulator Using a 28-nm Technology
    Wang, Lantao
    Fassbender, Marc
    Scholl, Markus
    Meier, Jonas
    Wunderlich, Ralf
    Heinen, Stefan
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [36] A MULTILEVEL GRAPHICS SYSTEM BASED ON TOP-DOWN METHODOLOGY
    MAGNENATTHALMANN, N
    THALMANN, D
    LAROUCHE, A
    COMPUTERS & GRAPHICS, 1982, 6 (03) : 97 - 100
  • [37] “BOTTOM-UP”OR“TOP-DOWN”——ON THE METHODOLOGY OF URBAN DESIGN
    王建国
    Journal of Southeast University(English Edition), 1992, (01) : 53 - 60
  • [38] Top-down methodology in industrial mixed-signals design
    Liao, E
    Postula, A
    Ding, Y
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [39] A Top-Down Optimization Methodology for SC Filter Circuit Design
    Serra, Hugo
    Santos-Tavares, Rui
    Paulino, Nuno
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1672 - 1675
  • [40] A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion
    Ojima, Naoki
    Nakura, Toru
    Iizuka, Tetsuya
    Asada, Kunihiro
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 55 - 58