共 50 条
- [1] A Top-Down Approach for Low Noise Amplifier Design using Verilog-A 2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 81 - 82
- [2] A Top-down, Mixed-level Design Methodology for CT BP ΔΣ Modulator Using Verilog-A 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1390 - 1393
- [3] Modeling and simulation of phase-locked loop with Verilog-A description for top-down design PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 549 - 552
- [4] Design of a Low-Dropout Linear Regulator PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 717 - 720
- [7] Low-dropout regulator design using Reverse Nested Miller compensation 2015 IEEE 2ND INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2015,
- [9] Digital Low-Dropout Regulator Design Methodology for Performance Assessment in Early Stages of Integrated Circuit Design 2021 IEEE INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2021,