TOP-DOWN METHODOLOGY BASED LOW-DROPOUT REGULATOR DESIGN USING VERILOG-A

被引:0
|
作者
Pao, Chia-Cheng [1 ]
Chen, Yan-Chih [1 ]
Tsai, Chien-Hung [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Green Energy Elect Res Ctr GREERC, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a top-down design methodology, which adopts the analog modeling methodology and mixed-level simulation strategy together, for low-dropout regulators (LDO) with low ESR output capacitor. The proposed methodology helps designers to verify the sub-block specifications before designing transistors and reduce design iterations, benefiting cost optimization. All the macro-models are developed in Verilog-A under a Cadence Spectre platform and used in the design flow. A design case implemented in TSMC 0.35 mu m CMOS technology is presented that shows how this methodology supports system design. Simulation and measurement results expose high similarity, making it a useful and efficient way for LOO design.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] A Low Jitter PLL Design Using Active Loop Filter and Low-Dropout Regulator For Supply Regulation
    Jeon, Gyunam
    Kim, Kyung Ki
    Kim, Yong-Bin
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 223 - 224
  • [22] Design of Destruction Protection and Sustainability Low-Dropout Regulator Using an Electrostatic Discharge Protection Circuit
    Kwon, Sang-Wook
    Jeong, Seung-Gu
    Lee, Jeong-Min
    Koo, Yong-Seo
    SUSTAINABILITY, 2023, 15 (13)
  • [23] Methodology and tool for top-down relational database design
    Rishe, Naphtali
    Data and Knowledge Engineering, 1993, 10 (03): : 259 - 291
  • [24] Top-down microsystems design methodology and associated challenges
    McCorquodale, MS
    Gebara, FH
    Kraver, KL
    Marsman, ED
    Senger, RM
    Brown, RB
    DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 292 - 296
  • [25] Design and Analysis of an Adaptively Biased Low-Dropout Regulator Using Enhanced Current Mirror Buffer
    Maity, Ashis
    Patra, Amit
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (03) : 2324 - 2336
  • [26] AN ELECTRICAL-ENGINEERING DESIGN COURSE SEQUENCE USING A TOP-DOWN DESIGN METHODOLOGY
    GANDER, RE
    SALT, JE
    HUFF, GJ
    IEEE TRANSACTIONS ON EDUCATION, 1994, 37 (01) : 30 - 35
  • [27] AN OUTPUT CAPACITORLESS LOW-DROPOUT REGULATOR BASED ON FLIPPED VOLTAGE FOLLOWER
    Liu, Xiliang
    Song, Zheng
    Wen, Jia
    Chi, Baoyong
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [28] USING A HARDWARE DESCRIPTION LANGUAGE TO TEACH TOP-DOWN DESIGN METHODOLOGY FOR IC DESIGN
    HARROLD, SJ
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 1993, 30 (03) : 269 - 274
  • [29] Design of small RSFQ microprocessor based on cell-based top-down design methodology
    Matsuzaki, F
    Yoda, K
    Koshiyama, J
    Motoori, K
    Yoshikawa, N
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (03): : 659 - 664
  • [30] Design of small RSFQ microprocessor based on cell-based top-down design methodology
    Matsuzaki, Futabako
    Yoda, Kenichi
    Koshiyama, Junichi
    Motoori, Kei
    Yoshikawa, Nobuyuki
    IEICE Transactions on Electronics, 2002, E85-C (03) : 659 - 664