TOP-DOWN METHODOLOGY BASED LOW-DROPOUT REGULATOR DESIGN USING VERILOG-A

被引:0
|
作者
Pao, Chia-Cheng [1 ]
Chen, Yan-Chih [1 ]
Tsai, Chien-Hung [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Green Energy Elect Res Ctr GREERC, Tainan, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a top-down design methodology, which adopts the analog modeling methodology and mixed-level simulation strategy together, for low-dropout regulators (LDO) with low ESR output capacitor. The proposed methodology helps designers to verify the sub-block specifications before designing transistors and reduce design iterations, benefiting cost optimization. All the macro-models are developed in Verilog-A under a Cadence Spectre platform and used in the design flow. A design case implemented in TSMC 0.35 mu m CMOS technology is presented that shows how this methodology supports system design. Simulation and measurement results expose high similarity, making it a useful and efficient way for LOO design.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] A Top-Down Approach for Low Noise Amplifier Design using Verilog-A
    Alsim, Renzo Nicolas
    Ballesil-Alvarez, Anastacia
    de Leon, Maria Theresa
    Rosales, Marc
    Sabino, Maria Patricia Rouelli
    Santos, Christopher
    Hizon, John Richard
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 81 - 82
  • [2] A Top-down, Mixed-level Design Methodology for CT BP ΔΣ Modulator Using Verilog-A
    Chu, Hung-Yuan
    Yang, Chun-Hung
    Leng, Chi-Wai
    Tsai, Chien-Hung
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1390 - 1393
  • [3] Modeling and simulation of phase-locked loop with Verilog-A description for top-down design
    Oura, T
    Hiraku, Y
    Suzuki, T
    Asai, H
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 549 - 552
  • [4] Design of a Low-Dropout Linear Regulator
    Xu, Enyu
    He, Xuehong
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 717 - 720
  • [5] Design of a Low-Voltage Low-Dropout Regulator
    Huang, Chung-Hsun
    Ma, Ying-Ting
    Liao, Wei-Chen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1308 - 1313
  • [6] GRAPHICAL VERILOG DESIGN TOOL FOR TOP-DOWN CHIP DESIGN
    LIPMAN, J
    EDN, 1995, 40 (20) : 24 - 24
  • [7] Low-dropout regulator design using Reverse Nested Miller compensation
    Lei Qianqian
    Yu Ningmei
    Yang Yuan
    Xi Gang
    2015 IEEE 2ND INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2015,
  • [8] HDL basic training: Top-down chip design using verilog and VHDL
    Smith, DJ
    EDN, 1996, 41 (22) : 103 - &
  • [9] Digital Low-Dropout Regulator Design Methodology for Performance Assessment in Early Stages of Integrated Circuit Design
    Chen, Wei-Jen
    Huang, Chung-Hsun
    2021 IEEE INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2021,
  • [10] A Design of Low-dropout Regulator with Adaptive Threshold Voltage Technique
    Park, Kyeong-Hyeon
    Yang, Il-Suk
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 287 - 294