Impact of VLSI Design Techniques on Implementation of Parallel Prefix Adders

被引:1
|
作者
Shinde, Kunjan D. [1 ]
Kumar, K. Amit [1 ]
Shilpa, C. N. [1 ]
机构
[1] PESITM, Dept Elect & Commun Engn, Shivamogga, India
来源
关键词
VLSI design techniques; Parallel prefix adders; Kogge Stone Adder; Brent Kung Adder; Ladner Fischer Adder; CMOS design; GDI design; Modified-GDI design; CADENCE 180 nm technology; Area; Power; Delay;
D O I
10.1007/978-981-13-1936-5_50
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Adder in general is a digital block used to perform addition operation of given data and generates the results as sum and carry_out. This block is used in various platform for addition/subtraction/multiplication applications. There are several approaches to design and verify the functionality of the adder, based on which they may be classified on type of data it uses for addition, precession of the adder, algorithm used to implementation the adder structure. In this paper we are concentrating on the algorithm/method used to implement an adder structure while keeping the precision constant and considering the binary data for verification of the design. Use of conventional adders like ripple carry adder, carry save adder and carry look ahead adder are not used/implemented for industry and research applications, on the other hand the parallel prefix adders became popular with their fast carry generation network. The presented work gives a detailed analysis on the impact of various VLSI Design techniques like CMOS, GDI, PTL, and modified GDI techniques to implement the parallel prefix adders like Kogge Stone Adder (KSA), Brent Kung Adder (BKA) and Lander Fischer Adder with precession of 4bits, 8bits and 16bits. To measure the performance (in terms of Number of Transistors required, Power Consumed, and Speed) and verify the functionality of these adders we have used Cadence Design Suite 6.1.6 tool with GPDK 180 nm MOS technology, from the results and comparative analysis we can observe that the CMOS technique consumes less power and more transistors to implement a logic, whereas the GDI technique consumes slightly more power than CMOS and implements the logic with less number of transistors. In this paper we also present a simple approach to get the best of both techniques by new technique as modified GDI technique, using this we have optimized the design both in terms of power and transistors used.
引用
收藏
页码:473 / 482
页数:10
相关论文
共 50 条
  • [41] Area & power modeling for different tree topologies of parallel prefix adders
    Gupta, Tukur
    Verma, Gaurav
    Akhter, Shamim
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [42] A CAD tool for the automatic generation of synthesizable parallel prefix adders in VHDL
    Vitoroulis, Konstantinos
    Obuchowicz, Tadeusz
    Al-Khalili, Asim J.
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING III, 2008, 6798
  • [43] Variable Latency Speculative Parallel Prefix Adders for Unsigned and Signed Operands
    Esposito, Darjn
    De Caro, Davide
    Maria Strollo, Antonio Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (08) : 1200 - 1209
  • [44] Timing-constrained area minimization algorithm for parallel prefix adders
    Matsunaga, Taeko
    Matsunaga, Yusuke
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2770 - 2777
  • [45] Macro Construction Rules and Optimization for Long Bit Parallel Prefix Adders
    Kaneko, Mineo
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [46] Insertion-Based Procedural Construction and Optimization of Parallel Prefix Adders
    Kaneko, Mineo
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [47] VLSI Implementation of Booth's Multiplier Using Different Adders
    Sarkar, Ujjaljyoti
    Nath, Rongan
    Das, Suman
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 51 - 55
  • [48] Circuit Implementation of Modular Adders in Custom CMOS VLSI and FPGA
    Bibilo P.N.
    Kirienko N.A.
    Russian Microelectronics, 2023, 52 (07) : 648 - 658
  • [49] Parallel prefix adder design
    Beaumont-Smith, A
    Lim, CC
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 218 - 225
  • [50] Design and Comparison of 24-bit Three Operand Adders using Parallel Prefix method for Efficient Computations
    Usha, S.
    Kanthimathi, M.
    EAI ENDORSED TRANSACTIONS ON SCALABLE INFORMATION SYSTEMS, 2024, 11 (03): : 1 - 7