Timing-constrained area minimization algorithm for parallel prefix adders

被引:2
|
作者
Matsunaga, Taeko [2 ]
Matsunaga, Yusuke [1 ]
机构
[1] Kyushu Univ, Fac Informat Sci & Elect Engn, Dept Comp Sci & Commun Engn, Fukuoka 8190395, Japan
[2] FLEETS, Fukuoka 8140001, Japan
关键词
parallel arithmetic synthesis; dynamic programming;
D O I
10.1093/ietfec/e90-a.12.2770
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses parallel prefix adder synthesis which targets area minimization under given bitwise timing constraints. This problem is treated as a problem to synthesize prefix graphs which represent global structures of parallel prefix adders at technology-independent level, and a two-folded algorithm to minimize area of prefix graphs is proposed. The first process is dynamic programming based area minimization (DPAM), which focuses on a specific subset of prefix graphs and finds an exact minimum solution for the subset by dynamic programming. The subset is defined by imposing some restrictions on structures of prefix graphs. By utilizing these restrictions, DPAM can find the minimum solutions efficiently for practical bit width. The second process is area reduction with re-structuring (ARRS), which removes the imposed restrictions on structures, and restructures the result of DPAM for further area reduction while satisfying timing constraints. Experimental results show that smaller area can be achieved compared to existing methods both at prefix graph level and at gate level.
引用
收藏
页码:2770 / 2777
页数:8
相关论文
共 50 条
  • [1] Area Minimization Algorithm for Parallel Prefix Adders under Bitwise Delay Constraints
    Matsunaga, Taeko
    Matsunaga, Yusuke
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 435 - 440
  • [2] Width and timing-constrained wire sizing for critical area minimization
    Yan, Jin-Tai
    Chiang, Bo-Yi
    Huang, Shi-Qin
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1276 - +
  • [3] Timing-constrained yield-driven wire sizing for critical area minimization
    Yan, Jin-Tai
    Chiang, Bo-Yi
    Lee, Chia-Fang
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1115 - 1118
  • [4] Timing-constrained yield-driven wiring reconstruction for critical area minimization
    Yan, Jin-Tai
    Chiang, Bo-Yi
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 899 - +
  • [5] Area Efficient Hybrid Parallel Prefix Adders
    Poornima, N.
    Bhaaskaran, V. S. Kanchana
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 371 - 380
  • [6] A timing-constrained simultaneous global routing algorithm
    Hu, J
    Sapatnekar, SS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (09) : 1025 - 1036
  • [7] A timing-constrained incremental routing algorithm for symmetrical FPGAs
    Raman, S
    Liu, CL
    Jones, LG
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 170 - 174
  • [8] Design and Estimation of delay, power and area for Parallel prefix adders
    Yezerla, Sudheer Kumar
    Naik, B. Rajendra
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [9] Area-Efficient Parallel-Prefix Ling Adders
    Juang, Tso-Bing
    Meher, Pramod Kumar
    Kuan, Chung-Chun
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 736 - 739
  • [10] Optimum prefix adders in a comprehensive area, timing and power design space
    Liu, Jianhua
    Zhu, Yi
    Zhu, Haikun
    Cheng, Chung-Kuan
    Lillis, John
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 609 - +