Design and Estimation of delay, power and area for Parallel prefix adders

被引:0
|
作者
Yezerla, Sudheer Kumar [1 ]
Naik, B. Rajendra [1 ]
机构
[1] Osmania Univ, UCE, ECE Dept, Hyderabad 500007, Andhra Pradesh, India
关键词
parallel prefix adders; carry tree adders; FPGA; logic analyzer; delay; power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In Very Large Scale Integration (VLSI) designs, Parallel prefix adders (PPA) have the better delay performance. This paper investigates four types of PPA's (Kogge Stone Adder (KSA), Spanning Tree Adder (STA), Brent Kung Adder (BKA) and Sparse Kogge Stone Adder (SKA)). Additionally Ripple Carry Adder (RCA), Carry Lookahead Adder (CLA) and Carry Skip Adder (CSA) are also investigated. These adders are implemented in verilog Hardware Description Language (HDL) using Xilinx Integrated Software Environment (ISE) 13.2 Design Suite. These designs are implemented in Xilinx Virtex 5 Field Programmable Gate Arrays (FPGA) and delays are measured using Agilent 1692A logic analyzer and all these adder's delay, power and area are investigated and compared finally.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Area Minimization Algorithm for Parallel Prefix Adders under Bitwise Delay Constraints
    Matsunaga, Taeko
    Matsunaga, Yusuke
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 435 - 440
  • [2] Area & power modeling for different tree topologies of parallel prefix adders
    Gupta, Tukur
    Verma, Gaurav
    Akhter, Shamim
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [3] Area Efficient Hybrid Parallel Prefix Adders
    Poornima, N.
    Bhaaskaran, V. S. Kanchana
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 371 - 380
  • [4] An Analysis of Parallel Prefix Adders Regarding the Design of Low-Power Data Oriented Adders
    Brzozowski, Ireneusz
    2018 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES 2018), 2018, : 7 - 12
  • [5] Optimum prefix adders in a comprehensive area, timing and power design space
    Liu, Jianhua
    Zhu, Yi
    Zhu, Haikun
    Cheng, Chung-Kuan
    Lillis, John
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 609 - +
  • [6] An Area and Power-Efficient Cubic Array Multiplier Exploring Parallel Prefix Adders
    Rosa, Morgana M. A.
    Luiz Basso, Marcel
    da Costa, Eduardo
    2021 IEEE URUCON, 2021, : 31 - 35
  • [7] Power/area tradeoffs in 1-of-M parallel-prefix asynchronous adders
    Fragoso, JL
    Sicard, G
    Renaudin, M
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 171 - 180
  • [8] Comparative Analysis of Power Consumption of Parallel Prefix Adders
    Brzozowski, Ireneusz
    PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 94 - 100
  • [9] Design of In-Memory Parallel-Prefix Adders
    Reuben, John
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (04)
  • [10] Design and Characterization of Parallel Prefix Adders using FPGAs
    Hoe, David H. K.
    Martinez, Chris
    Vundavalli, Sri Jyothsna
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 168 - 172