Design and Estimation of delay, power and area for Parallel prefix adders

被引:0
|
作者
Yezerla, Sudheer Kumar [1 ]
Naik, B. Rajendra [1 ]
机构
[1] Osmania Univ, UCE, ECE Dept, Hyderabad 500007, Andhra Pradesh, India
关键词
parallel prefix adders; carry tree adders; FPGA; logic analyzer; delay; power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In Very Large Scale Integration (VLSI) designs, Parallel prefix adders (PPA) have the better delay performance. This paper investigates four types of PPA's (Kogge Stone Adder (KSA), Spanning Tree Adder (STA), Brent Kung Adder (BKA) and Sparse Kogge Stone Adder (SKA)). Additionally Ripple Carry Adder (RCA), Carry Lookahead Adder (CLA) and Carry Skip Adder (CSA) are also investigated. These adders are implemented in verilog Hardware Description Language (HDL) using Xilinx Integrated Software Environment (ISE) 13.2 Design Suite. These designs are implemented in Xilinx Virtex 5 Field Programmable Gate Arrays (FPGA) and delays are measured using Agilent 1692A logic analyzer and all these adder's delay, power and area are investigated and compared finally.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] High Speed Digital Filter Design Using Register Minimization Retiming & Parallel Prefix Adders
    Yagain, Deepa
    Krishna, Vijaya A.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 449 - 453
  • [42] Power-Aware Design of Logarithmic Prefix Adders in Subthreshold Regime: A Comparative Analysis
    Gupta, Priya
    Gupta, Anu
    Asati, Abhijit
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1401 - 1408
  • [43] Three - Operand Binary Addition Using Parallel Prefix Adders
    Reji, Sneha Elsa
    Jacob, Deepa Susan
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [44] Parallel Prefix Adders-A Comparative Study For Fastest Response
    Raju, Aradhana
    Patnaik, Richi
    Babu, Ritto Kurian
    Mahato, Purabi
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 33 - 38
  • [45] THE POWER OF PARALLEL PREFIX
    KRUSKAL, CP
    RUDOLPH, L
    SNIR, M
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (10) : 965 - 968
  • [46] Design of Heterogeneous Adders Based on Power-Delay Tradeoffs
    Kwak, Sanghoon
    Har, Dongsoo
    Lee, Jeong-Gun
    Lee, Jeong-A
    SEC 2008: PROCEEDINGS OF THE FIFTH IEEE INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING, 2008, : 223 - +
  • [47] 64-bit Prefix Adders: Power-Efficient Topologies and Design Solutions
    Zhou, Ching
    Fleischer, Bruce M.
    Gschwind, Michael
    Puri, Ruchir
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 179 - 182
  • [48] Design and Analysis of Reversible Ripple, Prefix and Prefix-Ripple Hybrid Adders
    Vudadha, Chetan
    Phaneendra, Sai P.
    Ahmed, Syed Ershad
    Sreehari, V
    Muthukrishnan, Moorthy N.
    Srinivas, M. B.
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 225 - 230
  • [49] Design and analysis of Single Precision Floating Point Multiplication using Karatsuba Algorithm and Parallel Prefix Adders
    Gowreesrinivas, K. V.
    Samundiswary, P.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [50] A CAD tool for the automatic generation of synthesizable parallel prefix adders in VHDL
    Vitoroulis, Konstantinos
    Obuchowicz, Tadeusz
    Al-Khalili, Asim J.
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING III, 2008, 6798