Design and Estimation of delay, power and area for Parallel prefix adders

被引:0
|
作者
Yezerla, Sudheer Kumar [1 ]
Naik, B. Rajendra [1 ]
机构
[1] Osmania Univ, UCE, ECE Dept, Hyderabad 500007, Andhra Pradesh, India
关键词
parallel prefix adders; carry tree adders; FPGA; logic analyzer; delay; power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In Very Large Scale Integration (VLSI) designs, Parallel prefix adders (PPA) have the better delay performance. This paper investigates four types of PPA's (Kogge Stone Adder (KSA), Spanning Tree Adder (STA), Brent Kung Adder (BKA) and Sparse Kogge Stone Adder (SKA)). Additionally Ripple Carry Adder (RCA), Carry Lookahead Adder (CLA) and Carry Skip Adder (CSA) are also investigated. These adders are implemented in verilog Hardware Description Language (HDL) using Xilinx Integrated Software Environment (ISE) 13.2 Design Suite. These designs are implemented in Xilinx Virtex 5 Field Programmable Gate Arrays (FPGA) and delays are measured using Agilent 1692A logic analyzer and all these adder's delay, power and area are investigated and compared finally.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A Novel Framework for Procedural Construction of Parallel Prefix Adders
    Kaneko, Mineo
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [32] Performance of Parallel Prefix Adders implemented with FPGA technology
    Vitoroulis, Konstantinos
    Al-Khalili, Asim. J.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 73 - 76
  • [33] Systolic FIR Filter Design with Various Parallel Prefix Adders in FPGA: Performance Analysis
    Uma, R.
    Ponnian, Jebashini
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 111 - 115
  • [34] Concurrent fault detection and location with minimal overhead in Ling parallel prefix adders with a scheme for fault tolerant Ling prefix adders
    Iqbal, Asma
    Chari, K. Manjunatha
    MICROELECTRONICS RELIABILITY, 2021, 127
  • [35] Reverse Converter Design via Parallel-Prefix Adders: Novel Components, Methodology, and Implementations
    Emrani Zarandi, Azadeh Alsadat
    Molahosseini, Amir Sabbagh
    Hosseinzadeh, Mehdi
    Sorouri, Saeid
    Antao, Samuel
    Sousa, Leonel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 374 - 378
  • [36] Towards Optimal Performance-area Trade-off in Adders by Synthesis of Parallel Prefix Structures
    Roy, Subhendu
    Choudhury, Mihir
    Puri, Ruchir
    Pan, David Z.
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [37] APPAs: fast and efficient approximate parallel prefix adders and multipliers
    Rashidi, Bahram
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24269 - 24296
  • [38] A Comparative Study of Parallel Prefix Adders in FPGA Implementation of EAC
    Liu, Feng
    Fariborz, F. F.
    Mohamed, Otmane Ait
    Chen, Gang
    Song, Xiaoyu
    Tan, Qingping
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 281 - 286
  • [39] Towards Optimal Performance-Area Trade-Off in Adders by Synthesis of Parallel Prefix Structures
    Roy, Subhendu
    Choudhury, Mihir
    Puri, Ruchir
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (10) : 1517 - 1530
  • [40] Towards fault tolerant parallel prefix adders in nanoelectronic systems
    Rao, Wenjing
    Orailoglu, Alex
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 318 - 323