Design and Estimation of delay, power and area for Parallel prefix adders

被引:0
|
作者
Yezerla, Sudheer Kumar [1 ]
Naik, B. Rajendra [1 ]
机构
[1] Osmania Univ, UCE, ECE Dept, Hyderabad 500007, Andhra Pradesh, India
关键词
parallel prefix adders; carry tree adders; FPGA; logic analyzer; delay; power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In Very Large Scale Integration (VLSI) designs, Parallel prefix adders (PPA) have the better delay performance. This paper investigates four types of PPA's (Kogge Stone Adder (KSA), Spanning Tree Adder (STA), Brent Kung Adder (BKA) and Sparse Kogge Stone Adder (SKA)). Additionally Ripple Carry Adder (RCA), Carry Lookahead Adder (CLA) and Carry Skip Adder (CSA) are also investigated. These adders are implemented in verilog Hardware Description Language (HDL) using Xilinx Integrated Software Environment (ISE) 13.2 Design Suite. These designs are implemented in Xilinx Virtex 5 Field Programmable Gate Arrays (FPGA) and delays are measured using Agilent 1692A logic analyzer and all these adder's delay, power and area are investigated and compared finally.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A comparative performance evaluation for hybrid parallel adders in terms of delay, area, power, and energy
    Avcl, Isa
    Ozarpa, Cevat
    Aydln, Muhammed Ali
    JOURNAL OF THE FACULTY OF ENGINEERING AND ARCHITECTURE OF GAZI UNIVERSITY, 2023, 38 (04): : 2505 - 2519
  • [22] Maximum Delay Models for Parallel-Prefix Adders in the Presence of Threshold Voltage Variations
    Papachatzopoulos, Kleanthis
    Paliouras, Vassilis
    2020 IEEE 27TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2020, : 88 - 95
  • [23] Effect of wire delay on the design of prefix adders in deep-submicron technology
    Huang, ZJ
    Ercegovac, MD
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1713 - 1717
  • [24] Synthesis of Approximate Parallel-Prefix Adders
    Stefanidis, Apostolos
    Zoumpoulidou, Ioanna
    Filippas, Dionysios
    Dimitrakopoulos, Giorgos
    Sirakoulis, Georgios Ch.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (11) : 1686 - 1699
  • [25] FPGA Implementation and Performance Analysis of Parallel Prefix Structures for Modular Adders Design
    Gupta, Tukur
    Verma, Gaurav
    Akhter, Shamim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025, 44 (02) : 992 - 1016
  • [26] Prefix Sequence: Optimization of Parallel Prefix Adders using Simulated Annealing
    Moto, Takayuki
    Kaneko, Mineo
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [27] Design and Implementation of a Power and Area Optimized Reconfigurable Superset Parallel Prefix Adder
    Ejtahed, S. A. H.
    Ghaznavi-Ghoushchi, M. B.
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1655 - 1660
  • [28] Area-time-power tradeoffs in parallel adders
    Nagendra, C
    Irwin, MJ
    Owens, RM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (10): : 689 - 702
  • [29] Synthesis of Parallel Prefix Adders Considering Switching Activities
    Matsunaga, Taeko
    Kimura, Shinji
    Matsunaga, Yusuke
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 404 - +
  • [30] A novell scheme for irregular parallel-prefix adders
    Arjhan, C
    Deshmukh, RG
    IEEE SOUTHEASTCON '97 - ENGINEERING THE NEW CENTURY, PROCEEDINGS, 1996, : 74 - 78