Timing-constrained area minimization algorithm for parallel prefix adders

被引:2
|
作者
Matsunaga, Taeko [2 ]
Matsunaga, Yusuke [1 ]
机构
[1] Kyushu Univ, Fac Informat Sci & Elect Engn, Dept Comp Sci & Commun Engn, Fukuoka 8190395, Japan
[2] FLEETS, Fukuoka 8140001, Japan
关键词
parallel arithmetic synthesis; dynamic programming;
D O I
10.1093/ietfec/e90-a.12.2770
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses parallel prefix adder synthesis which targets area minimization under given bitwise timing constraints. This problem is treated as a problem to synthesize prefix graphs which represent global structures of parallel prefix adders at technology-independent level, and a two-folded algorithm to minimize area of prefix graphs is proposed. The first process is dynamic programming based area minimization (DPAM), which focuses on a specific subset of prefix graphs and finds an exact minimum solution for the subset by dynamic programming. The subset is defined by imposing some restrictions on structures of prefix graphs. By utilizing these restrictions, DPAM can find the minimum solutions efficiently for practical bit width. The second process is area reduction with re-structuring (ARRS), which removes the imposed restrictions on structures, and restructures the result of DPAM for further area reduction while satisfying timing constraints. Experimental results show that smaller area can be achieved compared to existing methods both at prefix graph level and at gate level.
引用
收藏
页码:2770 / 2777
页数:8
相关论文
共 50 条
  • [21] Design of In-Memory Parallel-Prefix Adders
    Reuben, John
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (04)
  • [22] Synthesis of Parallel Prefix Adders Considering Switching Activities
    Matsunaga, Taeko
    Kimura, Shinji
    Matsunaga, Yusuke
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 404 - +
  • [23] Design and Characterization of Parallel Prefix Adders using FPGAs
    Hoe, David H. K.
    Martinez, Chris
    Vundavalli, Sri Jyothsna
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 168 - 172
  • [24] A unified design space for regular parallel prefix adders
    Ziegler, MM
    Stan, MR
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1386 - 1387
  • [25] A novell scheme for irregular parallel-prefix adders
    Arjhan, C
    Deshmukh, RG
    IEEE SOUTHEASTCON '97 - ENGINEERING THE NEW CENTURY, PROCEEDINGS, 1996, : 74 - 78
  • [26] Comparative Analysis of Power Consumption of Parallel Prefix Adders
    Brzozowski, Ireneusz
    PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 94 - 100
  • [27] A Novel Framework for Procedural Construction of Parallel Prefix Adders
    Kaneko, Mineo
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [28] Performance of Parallel Prefix Adders implemented with FPGA technology
    Vitoroulis, Konstantinos
    Al-Khalili, Asim. J.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 73 - 76
  • [29] Timing-constrained redundant via insertion for yield optimization
    Yan, Jin-Tai
    Chiang, Bo-Yi
    Chen, Zhi-Wei
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 213 - 216
  • [30] Timing-constrained congestion-driven global routing
    Yan, JT
    Lin, SH
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 683 - 686