Impact of VLSI Design Techniques on Implementation of Parallel Prefix Adders

被引:1
|
作者
Shinde, Kunjan D. [1 ]
Kumar, K. Amit [1 ]
Shilpa, C. N. [1 ]
机构
[1] PESITM, Dept Elect & Commun Engn, Shivamogga, India
来源
关键词
VLSI design techniques; Parallel prefix adders; Kogge Stone Adder; Brent Kung Adder; Ladner Fischer Adder; CMOS design; GDI design; Modified-GDI design; CADENCE 180 nm technology; Area; Power; Delay;
D O I
10.1007/978-981-13-1936-5_50
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Adder in general is a digital block used to perform addition operation of given data and generates the results as sum and carry_out. This block is used in various platform for addition/subtraction/multiplication applications. There are several approaches to design and verify the functionality of the adder, based on which they may be classified on type of data it uses for addition, precession of the adder, algorithm used to implementation the adder structure. In this paper we are concentrating on the algorithm/method used to implement an adder structure while keeping the precision constant and considering the binary data for verification of the design. Use of conventional adders like ripple carry adder, carry save adder and carry look ahead adder are not used/implemented for industry and research applications, on the other hand the parallel prefix adders became popular with their fast carry generation network. The presented work gives a detailed analysis on the impact of various VLSI Design techniques like CMOS, GDI, PTL, and modified GDI techniques to implement the parallel prefix adders like Kogge Stone Adder (KSA), Brent Kung Adder (BKA) and Lander Fischer Adder with precession of 4bits, 8bits and 16bits. To measure the performance (in terms of Number of Transistors required, Power Consumed, and Speed) and verify the functionality of these adders we have used Cadence Design Suite 6.1.6 tool with GPDK 180 nm MOS technology, from the results and comparative analysis we can observe that the CMOS technique consumes less power and more transistors to implement a logic, whereas the GDI technique consumes slightly more power than CMOS and implements the logic with less number of transistors. In this paper we also present a simple approach to get the best of both techniques by new technique as modified GDI technique, using this we have optimized the design both in terms of power and transistors used.
引用
收藏
页码:473 / 482
页数:10
相关论文
共 50 条
  • [31] Reverse Converter Design via Parallel-Prefix Adders: Novel Components, Methodology, and Implementations
    Emrani Zarandi, Azadeh Alsadat
    Molahosseini, Amir Sabbagh
    Hosseinzadeh, Mehdi
    Sorouri, Saeid
    Antao, Samuel
    Sousa, Leonel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 374 - 378
  • [32] Area-Efficient Parallel-Prefix Ling Adders
    Juang, Tso-Bing
    Meher, Pramod Kumar
    Kuan, Chung-Chun
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 736 - 739
  • [33] APPAs: fast and efficient approximate parallel prefix adders and multipliers
    Rashidi, Bahram
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24269 - 24296
  • [34] Towards fault tolerant parallel prefix adders in nanoelectronic systems
    Rao, Wenjing
    Orailoglu, Alex
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 318 - 323
  • [35] High Speed Digital Filter Design Using Register Minimization Retiming & Parallel Prefix Adders
    Yagain, Deepa
    Krishna, Vijaya A.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 449 - 453
  • [36] Three - Operand Binary Addition Using Parallel Prefix Adders
    Reji, Sneha Elsa
    Jacob, Deepa Susan
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [37] Parallel Prefix Adders-A Comparative Study For Fastest Response
    Raju, Aradhana
    Patnaik, Richi
    Babu, Ritto Kurian
    Mahato, Purabi
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 33 - 38
  • [38] Energy-efficient design and CNFET implementation of GDI-based ternary prefix adders
    Shanmugam, Kavitha
    Chandrasekaran, Kumar
    Manoharan, Premkumar
    Ravichandran, Sowmya
    PHYSICA SCRIPTA, 2024, 99 (12)
  • [39] Design and Analysis of Reversible Ripple, Prefix and Prefix-Ripple Hybrid Adders
    Vudadha, Chetan
    Phaneendra, Sai P.
    Ahmed, Syed Ershad
    Sreehari, V
    Muthukrishnan, Moorthy N.
    Srinivas, M. B.
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 225 - 230
  • [40] Design and analysis of Single Precision Floating Point Multiplication using Karatsuba Algorithm and Parallel Prefix Adders
    Gowreesrinivas, K. V.
    Samundiswary, P.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,