Design and validation of a power supply noise reduction technique

被引:2
|
作者
Ji, G [1 ]
Arabi, T [1 ]
Taylor, G [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/EPEP.2003.1250017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high performance microprocessors, power supply noise needs to be controlled to ensure reliable high speed bus operation. This is generally done with high quality package capacitors. These capacitors are generally lower equivalent series inductance (ESL) and lower equivalent series resistor (ESR). Contrary to the traditional approach, we will show that a small ESR is not optimal. We will present a novel approach of using an on-die resistor in series with the package capacitance to dampen the high frequency noise. We will show by validation on the 90nm technology that this technique is capable of reducing the noise by nearly 80% without adversely affecting the timings.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
  • [21] Reduction methods of power supply noise due to power distribution network resonance in ICs
    Iokibe, Kengo
    Toyota, Yoshitaka
    Journal of Japan Institute of Electronics Packaging, 2015, 18 (05) : 344 - 347
  • [22] An On-Chip Continuous Time Power Supply Noise Monitoring Technique
    Bando, Yoji
    Takaya, Satoshi
    Nagata, Makoto
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 97 - 100
  • [23] Power Supply Noise and Its Reduction in At-Speed Scan Testing
    Wen, Xiaoqing
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [24] Reduction of conducted emission noise using various power supply filters
    Zainal, MS
    Jenu, MZM
    APACE: 2003 ASIA-PACIFIC CONFERENCE ON APPLIED ELECTROMAGNETICS, PROCEEDINGS, 2003, : 100 - 104
  • [25] DSOs speed power-supply-design validation and testing
    Strassberg, Dan
    EDN, 2006, 51 (23) : 74 - 75
  • [26] An Automated Flow for Design Validation of Switched Mode Power Supply
    Chawda, Pradeep Kumar
    Srinivasan, Shrikrishna
    2018 19TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2018, : 227 - 231
  • [27] NOISE-REDUCTION BY COMPONENT SPECTRA OPTIMIZATION - DESIGN TECHNIQUE
    YOERGER, RR
    IYER, PP
    HUMKE, AL
    TRANSACTIONS OF THE ASAE, 1979, 22 (04): : 775 - 780
  • [28] NOISE REDUCTION BY COMPONENT SPECTRA OPTIMIZATION - A DESIGN TECHNIQUE.
    Yoerger, R.R.
    Humke, A.L.
    Iyer, P.P.
    Transactions of the American Society of Agricultural Engineers, 1979, 22 (04): : 775 - 780
  • [29] Noise-direct: A technique for power supply noise aware floorplanning using microarchitecture profiling
    Mohamood, Fayez
    Healy, Michael B.
    Lim, Sung Kyu
    Lee, Hsien-Hsin S.
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 786 - +
  • [30] Low Power Switch Mode Power Supply Employed with Efficient DTCMOS Power Reduction Technique
    Gupta, Gajendra
    Mohanty, Sumit
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (01): : 55 - 70