Noise-direct: A technique for power supply noise aware floorplanning using microarchitecture profiling

被引:0
|
作者
Mohamood, Fayez [1 ]
Healy, Michael B. [1 ]
Lim, Sung Kyu [1 ]
Lee, Hsien-Hsin S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes Noise-Direct, a design methodology for power integrity aware floorplanning, using microarchitectural feedback to guide module placement. Stringent power constraints have led microprocessor designers to incorporate aggressive power saving techniques such as clock-gating, that place a significant burden on the power delivery network. While the application of extensive clock-gating can effectively reduce power consumption, unfortunately, it can also induce large inductive noise (di/dt), resulting in signal integrity and reliability issues. To combat these problems, processors are usually designed for the worst-case current consumption scenario using adequate supply voltage and decoupling capacitances. To tackle high-frequency inductive noise and potential IR drops, we propose a novel design methodology that integrates microarchitectural profiling feedback into the floorplanning process. We present two microarchitectural metrics to quantify the noise susceptibility of a module:self weighting and correlation weighting. By using these metrics in a force-directed floorplanning algorithm to assign power pin affinity to modules, we can quickly converge to a design for average-case current consumption. By designing for the average-case and employing dynamic di/dt control for the worst-case, we can ensure that a chip is noise-tolerant without exceeding decap budget constraints. Our observations showed that certain functional modules in a processor exhibit consistent and highly correlated switching activity, that can be used to guide module placement distance from power pins. The experimental results demonstrate that the force-directed floorplanning technique can effectively suppress supply noise experienced by modules, reduce the total number of supply-noise margin violations, and achieve a floorplan with considerably lower IR drop, as compared to a wire-length driven floorplan.
引用
收藏
页码:786 / +
页数:2
相关论文
共 50 条
  • [1] Power supply noise aware floorplanning and decoupling capacitance placement
    Zhao, S
    Roy, K
    Koh, CK
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 489 - 495
  • [2] Microprocessor Power Supply Noise Aware Floorplanning Using a Circuit-Architectural Framework
    Padmawar, Mandar
    Roy, Sanghamitra
    Chakraborty, Koushik
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) : 303 - 313
  • [3] Noise-aware floorplanning for fast power supply network design
    Lin, Chang-Tzu
    Kung, Tai-Wei
    Chen, De-Sheng
    Wang, Yi-Wen
    Cheng, Ching-Hwa
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2028 - +
  • [4] Floorplanning with power supply noise avoidance
    Chen, HM
    Huang, LD
    Liu, IM
    Lai, MH
    Wong, DF
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 427 - 430
  • [5] Power supply noise-aware 3D floorplanning for System-On-Package
    Wong, E
    Minz, J
    Lim, SK
    Electrical Performance of Electronic Packaging, 2004, : 259 - 262
  • [6] Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning
    Zhao, SY
    Roy, K
    Koh, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (01) : 81 - 92
  • [7] Modeling and Measurement of Noise Aware Clocking in Power Supply Noise Analysis
    Zhou, Yaping
    Sudhakaran, Sunil
    Naik, Aniket
    Chang, Xin
    Lin, Daniel
    Raja, Tezaswi
    Idgunji, Sachin
    2014 IEEE 23RD CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2014, : 7 - 10
  • [8] A unified methodology for power supply noise reduction in modem microarchitecture design
    Healy, Michael
    Mohamood, Fayez
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 571 - 576
  • [9] An effective decap insertion method considering power supply noise during floorplanning
    Lu, Chao-Hung
    Chen, Hung-Ming
    Liu, Chien-Nan Jimmy
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2008, 24 (01) : 115 - 127
  • [10] Power aware floorplanning in multiple supply voltage domain
    Banerjee, Suchandra
    Roy, Suchismita
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (02) : 382 - 393