Design and validation of a power supply noise reduction technique

被引:2
|
作者
Ji, G [1 ]
Arabi, T [1 ]
Taylor, G [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/EPEP.2003.1250017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high performance microprocessors, power supply noise needs to be controlled to ensure reliable high speed bus operation. This is generally done with high quality package capacitors. These capacitors are generally lower equivalent series inductance (ESL) and lower equivalent series resistor (ESR). Contrary to the traditional approach, we will show that a small ESR is not optimal. We will present a novel approach of using an on-die resistor in series with the package capacitance to dampen the high frequency noise. We will show by validation on the 90nm technology that this technique is capable of reducing the noise by nearly 80% without adversely affecting the timings.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
  • [41] Activation technique for sleep-transistor circuits for reduced power supply noise
    Henzler, Stephan
    Georgakos, Georg
    Berthold, Joerg
    Eireiner, Matthias
    Schmitt-Landsiedel, Doris
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 102 - +
  • [42] Automated power supply noise reduction via optimized distributed capacitors insertion
    Graziano, M
    Masera, G
    Piccinini, G
    Zamboni, M
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 167 - 172
  • [43] A Power Reduction Technique for Wideband Common Gate Low Noise Amplifers
    Wang, Minghua
    Zhang, Minglei
    Fan, Xiaohua
    Liu, Yu
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 969 - 972
  • [44] Clock Scheduling and Cell Library Information Utilization for Power Supply Noise Reduction
    Kim, Yooseong
    Han, Sangwoo
    Kim, Juho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (01) : 29 - 36
  • [45] Validation Technology in Super Power Supply System Design of Telecommunication Satellite
    Jiao, Ronghui
    Qin, Suran
    Yuan, Lili
    Song, Ding
    Yun, Lei
    Zhao, Jianwu
    SIGNAL AND INFORMATION PROCESSING, NETWORKING AND COMPUTERS (ICSINC), 2019, 550 : 391 - 399
  • [46] A Low Power UWB Very Low Noise Amplifier Using An Improved Noise Reduction Technique
    Mehrjoo, Mohammad Sadegh
    Yavari, Mohammad
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 277 - 280
  • [47] A power constrained simultaneous noise and input matched low noise amplifier design technique
    Nguyen, TK
    Su, YM
    Lee, SG
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 281 - 284
  • [48] Pattern Generation for Post-Silicon Timing Validation Considering Power Supply Noise
    Zhang, Tengteng
    Gao, Yukun
    Walker, D. M. H.
    2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW), 2014, : 61 - 64
  • [49] Simulation and experimental validation of substrate noise reduction techniques for power switching circuits
    Yang, Jian
    Zhao, Hongwei
    Zheng, Iven
    Mao, Tommy
    Li, Weiying
    Wang, Richard
    SEVENTH INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION AND CONTROL TECHNOLOGY: SENSORS AND INSTRUMENTS, COMPUTER SIMULATION, AND ARTIFICIAL INTELLIGENCE, 2008, 7127
  • [50] An adaptive noise reduction technique
    Ziarani, AK
    Konrad, A
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 251 - 254