Recent Findings In Electrical Behavior Of CMOS High-k Dielectric/Metal Gate Stacks

被引:1
|
作者
Ghibaudo, G. [1 ]
Coignus, J. [1 ]
Charbonnier, M. [2 ]
Mitard, J. [1 ,3 ]
Leroux, C. [2 ]
Garros, X. [2 ]
Clerc, R. [1 ]
Reimbold, G. [2 ]
机构
[1] MINATEC INPG, IMEP LAHC, 3 Parvis Louis Neel, F-38016 Grenoble, France
[2] MINATEC, CEA LETI, F-38054 Grenoble, France
[3] IMEC, B-3001 Leuven, Belgium
关键词
TUNNELING CURRENT; INTERNAL PHOTOEMISSION; INTERFACE; CURRENTS; HFO2; OXIDES; MODEL; SIO2; TEMPERATURE; MECHANISMS;
D O I
10.1149/1.3572319
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We first review the kinetics of the trapping/detrapping process involved in hysteresis phenomena of HfO2 films on a large temperature range (20K-500K). We show that, up to 400K, trapping and detrapping processes are temperature independent after correction of threshold voltage variation with temperature. In most cases, the capture and emission into or from available traps are mainly controlled by tunneling. Then, we address the variations of the effective metal work function and its relation with the different fabrication processes. Based on C-V and internal photoemission measurements, we show the existence of an interfacial voltage drop (i.e. dipole) at the high-k SiO2 interface, as well as of variations in metal work function with metal gate process. Finally, we present a complete study of the transport mechanisms throughout the SiO2/HfO2 gate stacks combining C-V, I-V and Transmission Electron Microscopy measurements, on several nMOS transistors with different interfacial layer and HfO2 thicknesses, over a large temperature range (80K to 400K).
引用
收藏
页码:773 / 804
页数:32
相关论文
共 50 条
  • [31] A nanoanalytical investigation of elemental distributions in high-k dielectric gate stacks on silicon
    Docherty, F. T.
    MacKenzie, M.
    Craven, A. J.
    McComb, D. W.
    De Gendt, S.
    McFadzean, S.
    McGilvery, C. M.
    MICROELECTRONIC ENGINEERING, 2008, 85 (01) : 61 - 64
  • [32] Thermally unstable ruthenium oxide gate electrodes in Metal/High-k gate stacks
    Kadoshima, Masaru
    Aminaka, Toshio
    Kurosawa, Etsuo
    Aoyama, Takayuki
    Nara, Yasuo
    Ohji, Yuzuru
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2108 - 2111
  • [33] Implementation of Synaptic Device Using Various High-k Gate Dielectric Stacks
    Seo, Young-Tak
    Park, Min-Kyu
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4292 - 4297
  • [34] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B. (dorisb@us.ibm.com), 2005, (Institute of Electrical and Electronics Engineers Inc.):
  • [35] LASER anneal to enable ultimate CMOS scaling with PMOS band edge metal gate/high-K stacks
    Gilmer, D. C.
    Schaeffer, J. K.
    Taylor, W. J.
    Spencer, G.
    Triyoso, D. H.
    Raymond, M.
    Roan, D.
    Smith, J.
    Capasso, C.
    Hegde, R. I.
    Samavedam, S. B.
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 351 - +
  • [36] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B
    Kim, YH
    Linder, BP
    Steen, M
    Narayanan, V
    Boyd, D
    Rubino, J
    Chang, L
    Sleight, J
    Topol, A
    Sikorski, E
    Shi, L
    Wong, K
    Babich, K
    Zhang, Y
    Kirsch, P
    Newbury, J
    Walker, GF
    Carruthers, R
    D'Emic, C
    Kozlowski, P
    Jammy, R
    Guarini, KW
    Leong, M
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 214 - 215
  • [37] On the suitability of a high-k gate dielectric in nanoscale FinFET CMOS technology
    Agrawal, Shishir
    Fossum, Jerry G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (07) : 1714 - 1719
  • [38] High-k Gate Dielectric Selection for Germanium based CMOS Devices
    Gupta, Navneet
    Haldiya, Varun
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2018, 11 (02): : 119 - 126
  • [39] XPS Study on Chemical Bonding States of High-k Gate Stacks for Advanced CMOS
    Nohira, Hiroshi
    DIELECTRICS FOR NANOSYSTEMS 4: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2010, 28 (02): : 129 - 137
  • [40] Recent advances and current challenges in the search for high mobility band-edge high-k/metal gate stacks
    Narayanan, V.
    Paruchuri, V. K.
    Cartier, E.
    Linder, B. P.
    Bojarczuk, N.
    Guha, S.
    Brown, S. L.
    Wang, Y.
    Copel, M.
    Chen, T. C.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 1853 - 1856