Recent Findings In Electrical Behavior Of CMOS High-k Dielectric/Metal Gate Stacks

被引:1
|
作者
Ghibaudo, G. [1 ]
Coignus, J. [1 ]
Charbonnier, M. [2 ]
Mitard, J. [1 ,3 ]
Leroux, C. [2 ]
Garros, X. [2 ]
Clerc, R. [1 ]
Reimbold, G. [2 ]
机构
[1] MINATEC INPG, IMEP LAHC, 3 Parvis Louis Neel, F-38016 Grenoble, France
[2] MINATEC, CEA LETI, F-38054 Grenoble, France
[3] IMEC, B-3001 Leuven, Belgium
关键词
TUNNELING CURRENT; INTERNAL PHOTOEMISSION; INTERFACE; CURRENTS; HFO2; OXIDES; MODEL; SIO2; TEMPERATURE; MECHANISMS;
D O I
10.1149/1.3572319
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We first review the kinetics of the trapping/detrapping process involved in hysteresis phenomena of HfO2 films on a large temperature range (20K-500K). We show that, up to 400K, trapping and detrapping processes are temperature independent after correction of threshold voltage variation with temperature. In most cases, the capture and emission into or from available traps are mainly controlled by tunneling. Then, we address the variations of the effective metal work function and its relation with the different fabrication processes. Based on C-V and internal photoemission measurements, we show the existence of an interfacial voltage drop (i.e. dipole) at the high-k SiO2 interface, as well as of variations in metal work function with metal gate process. Finally, we present a complete study of the transport mechanisms throughout the SiO2/HfO2 gate stacks combining C-V, I-V and Transmission Electron Microscopy measurements, on several nMOS transistors with different interfacial layer and HfO2 thicknesses, over a large temperature range (80K to 400K).
引用
收藏
页码:773 / 804
页数:32
相关论文
共 50 条
  • [22] Improvement of metal gate/high-k dielectric CMOSFETs characteristics by atomic layer etching of high-k gate dielectric
    Min, K. S.
    Park, C.
    Kang, C. Y.
    Park, C. S.
    Park, B. J.
    Kim, Y. W.
    Lee, B. H.
    Lee, Jack C.
    Bersuker, G.
    Kirsch, P.
    Jammy, R.
    Yeom, G. Y.
    SOLID-STATE ELECTRONICS, 2013, 82 : 82 - 85
  • [23] Charge trapping and dielectric relaxation in connection with breakdown of high-k gate dielectric stacks
    Luo, Wen
    Yuan, Tao
    Kuo, Yue
    Lu, Jiang
    Yan, Jiong
    Kuo, Way
    APPLIED PHYSICS LETTERS, 2006, 88 (20)
  • [24] Breakdowns in high-k gate stacks of nano-scale CMOS devices
    Pey, KL
    Ranjan, R
    Tung, CH
    Tang, LJ
    Lo, VL
    Lim, KS
    Selvarajoo, TAL
    Ang, DS
    MICROELECTRONIC ENGINEERING, 2005, 80 : 353 - 361
  • [25] Integrations and challenges of novel high-k gate stacks in advanced CMOS technology
    He, Gang
    Zhu, Liqiang
    Sun, Zhaoqi
    Wan, Qing
    Zhang, Lide
    PROGRESS IN MATERIALS SCIENCE, 2011, 56 (05) : 475 - 572
  • [26] Electrical Properties and Interfacial Structures of High-k/Metal Gate MOSCAP using Ti/TiN Scavenging Stack between High-k Dielectric and Metal Gate
    Ma, Xueli
    Wang, Xiaolei
    Han, Kai
    Wang, Wenwu
    Yang, Hong
    Zhao, Chao
    Chen, Dapeng
    Ye, Tianchun
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 117 - 121
  • [27] Charge instability in high-k gate stacks with metal and polysilicon electrodes
    Neugroschel, A
    Bersuker, G
    2005 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2005, : 84 - 88
  • [28] ALD comes to single-metal high-k gate stacks
    不详
    SOLID STATE TECHNOLOGY, 2008, 51 (07) : 20 - 20
  • [29] Measurement of the interface trap and dielectric charge density in high-k gate stacks
    Neugroschel, A
    Bersuker, G
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 109 - 112
  • [30] Gate Dielectric TDDB Characterizations of Advanced High-K and Metal-Gate CMOS Logic Transistor Technology
    Pae, S.
    Prasad, C.
    Ramey, S.
    Thomas, J.
    Rahman, A.
    Lu, R.
    Hicks, J.
    Batzerl, S.
    Zhaol, Q.
    Hatfield, J.
    Liu, M.
    Parker, C.
    Woolery, B.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,