Systematic Design of Nanomagnet Logic Circuits

被引:0
|
作者
Palit, Indranil [1 ]
Hu, X. Sharon [1 ]
Nahas, Joseph [1 ]
Niemier, Michael [1 ]
机构
[1] Univ Notre Dame, Dept Comp Sci & Engn, Notre Dame, IN 46556 USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE | 2013年
关键词
CELLULAR-AUTOMATA; SIMULATION; CLOCKING;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Nanomagnet Logic (NML) is an emerging device architecture that performs logic operations through fringing field interactions between nano-scale magnets. The design space for NML circuits is large and so far there exists no systematic approach for determining the parameter values (e.g., device-to-device spacings, clocking field strength etc.) to generate a predictable design solution. This paper presents a formal methodology for designing NML circuits that marshals the design parameters to generate a layout that is guaranteed to evolve correctly in time at 0K. The approach is further augmented to identify functional design targets when considering thermal noise associated with higher temperatures. The approach is applied to identify layouts for a 2-input AND gate, a "corner turn," and a 3-input majority gate. Layouts are verified through simulations both at 0K and room temperature (300K).
引用
收藏
页码:1795 / 1800
页数:6
相关论文
共 50 条
  • [41] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [42] Evolutionary multiobjective design of combinational logic circuits
    Coello, CAC
    Aguirre, AH
    Buckles, BP
    SECOND NASA/DOD WORKSHOP ON EVOLVABLE HARDWARE, PROCEEDINGS, 2000, : 161 - 170
  • [43] Design of logic circuits on 5 nm MOS
    Chakraborty, Raktim
    Mandal, Jyotsna Kumar
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [44] Shape Engineering for Controlled Switching With Nanomagnet Logic
    Niemier, Michael T.
    Varga, Edit
    Bernstein, Gary H.
    Porod, Wolfgang
    Alam, Mohmmad Tanvir
    Dingler, Aaron
    Orlov, Alexei
    Hu, Xiaobo Sharon
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (02) : 220 - 230
  • [45] To Design Logic Circuits by Using Symmetrical Coordinate
    Shen Yu
    Yu Cheng-Bo
    JOURNAL OF COMPUTERS, 2010, 5 (09) : 1402 - 1409
  • [46] Design and Analysis of Source Coupled Logic Circuits
    Varma, Raghvendra Pratap
    Chandel, Rajeevan
    2014 INTERNATIONAL CONFERENCE FOR CONVERGENCE OF TECHNOLOGY (I2CT), 2014,
  • [47] Logic with Unipolar Memristors - Circuits and Design Methodology
    Wald, Nimrod
    Amrani, Elad
    Drori, Avishay
    Kvatinsky, Shahar
    VLSI-SOC: SYSTEM-ON-CHIP IN THE NANOSCALE ERA - DESIGN, VERIFICATION AND RELIABILITY, 2017, 508 : 24 - 40
  • [48] DESIGN OF PROGRAMMABLE SEQUENTIAL LOGIC-CIRCUITS
    HEATH, C
    ELECTRONIC ENGINEERING, 1977, 49 (588): : 45 - &
  • [49] Contiguous clock lines for pipelined nanomagnet logic
    Katherine C. Butler
    Gary H. Bernstein
    Gyorgy Csaba
    Wolfgang Porod
    X. Sharon Hu
    Michael Niemier
    Journal of Computational Electronics, 2014, 13 : 763 - 768
  • [50] Design of logic circuits with wired-logic utilizing transduction method
    Yamashita, S
    Kambayashi, Y
    Muroga, S
    SYSTEMS AND COMPUTERS IN JAPAN, 1996, 27 (11) : 19 - 28