Systematic Design of Nanomagnet Logic Circuits

被引:0
|
作者
Palit, Indranil [1 ]
Hu, X. Sharon [1 ]
Nahas, Joseph [1 ]
Niemier, Michael [1 ]
机构
[1] Univ Notre Dame, Dept Comp Sci & Engn, Notre Dame, IN 46556 USA
关键词
CELLULAR-AUTOMATA; SIMULATION; CLOCKING;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Nanomagnet Logic (NML) is an emerging device architecture that performs logic operations through fringing field interactions between nano-scale magnets. The design space for NML circuits is large and so far there exists no systematic approach for determining the parameter values (e.g., device-to-device spacings, clocking field strength etc.) to generate a predictable design solution. This paper presents a formal methodology for designing NML circuits that marshals the design parameters to generate a layout that is guaranteed to evolve correctly in time at 0K. The approach is further augmented to identify functional design targets when considering thermal noise associated with higher temperatures. The approach is applied to identify layouts for a 2-input AND gate, a "corner turn," and a 3-input majority gate. Layouts are verified through simulations both at 0K and room temperature (300K).
引用
收藏
页码:1795 / 1800
页数:6
相关论文
共 50 条
  • [31] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [32] Secure Logic Locking with Strain-Protected Nanomagnet Logic
    Hassan, Naimul
    Edwards, Alexander J.
    Bhattacharya, Dhritiman
    Shihab, Mustafa M.
    Venkat, Varun
    Zhou, Peng
    Hu, Xuan
    Kundu, Shamik
    Kuruvila, Abraham P.
    Basu, Kanad
    Atulasimha, Jayasimha
    Makris, Yiorgos
    Friedman, Joseph S.
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 127 - 132
  • [33] Behavior of Nanomagnet Logic in the Presence of Thermal Noise
    Csaba, Gyoergy
    Porod, Wolfgang
    2010 14TH INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS (IWCE 2010), 2010, : 311 - 314
  • [34] Magnetic-Electrical Interface for Nanomagnet Logic
    Liu, Shiliang
    Hu, Xiaobo Sharon
    Nahas, Joseph J.
    Niemier, Michael T.
    Porod, Wolfgang
    Bernstein, Gary H.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (04) : 757 - 763
  • [35] On-Chip Clocking for Nanomagnet Logic Devices
    Alam, Mohmmad Tanvir
    Siddiq, Mohammad Jafar
    Bernstein, Gary H.
    Niemier, Michael
    Porod, Wolfgang
    Hu, Xiaobo Sharon
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (03) : 348 - 351
  • [36] To Design Logic Circuits by Using Symmetrical Coordinate
    Shen Xiao-Feng
    Shen Yu
    Yu Cheng-Bo
    2009 ISECS INTERNATIONAL COLLOQUIUM ON COMPUTING, COMMUNICATION, CONTROL, AND MANAGEMENT, VOL IV, 2009, : 5 - +
  • [37] The design of reliable circuits using logic redundancy
    Cavalcante, Tassio Cortes
    McWilliam, Richard
    Purvis, Alan
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE IN THROUGH-LIFE ENGINEERING SERVICES, 2014, 22 : 138 - 141
  • [38] Power Optimization Design for Probabilistic Logic Circuits
    Xiao, Ran
    Chen, Chunhong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2593 - 2595
  • [39] Design of domino logic circuits by an optimization method
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    Lucas, C.
    Forouzandeh, B.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 260 - +
  • [40] DESIGN OF LOW POWER FLUERIC LOGIC CIRCUITS
    TRASK, RP
    ISEMAN, JM
    HYDRAULICS & PNEUMATICS, 1967, 20 (10) : 52 - &