Integrated Optimization of Partitioning, Scheduling, and Floorplanning for Partially Dynamically Reconfigurable Systems

被引:8
|
作者
Chen, Song [1 ]
Huang, Jinglei [2 ]
Xu, Xiaodong [1 ]
Ding, Bo [1 ]
Xu, Qi [3 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230027, Anhui, Peoples R China
[2] State Key Lab Air Traff Management Syst & Technol, Dept Intelligent Decis, Nanjing 210007, Jiangsu, Peoples R China
[3] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
Field-programmable gate arrays (FPGAs); floorplanning; partially dynamically reconfigurable (PDR); partitioned sequence triple (P-ST); partitioning; scheduling; TASK GRAPHS;
D O I
10.1109/TCAD.2018.2883982
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Confronted with the challenge of high performance for applications and the restriction of hardware resources for field-programmable gate arrays (FPGAs), partial dynamic reconfiguration technology is anticipated to accelerate the reconfiguration process and alleviate the device shortage. In this paper, we propose an integrated optimization framework for task partitioning, scheduling, and floorplanning on partially dynamically reconfigurable FPGAs. The partition, schedule, and floorplan of the tasks are represented by the partitioned sequence triple (P-ST) (PS, QS, RS), where (PS, QS) is a hybrid nested sequence pair for representing the spatial and temporal partitions, as well as the floorplan, and RS is the partitioned dynamic configuration order of the tasks. The floorplanning and scheduling of task modules can be computed from the P-ST in O(n(2)) time. To integrate the exploration of the scheduling and floorplanning design space, we use a simulated annealing-based search engine and elaborate a perturbation method, where a randomly chosen task module is removed from the partition sequence triple and then reinserted into a proper position selected from all the O(n(3)) possible combinations of partition, schedule and floorplan. We also prove a sufficient and necessary condition for the feasibility of the partitioning of tasks and scheduling of task configurations, and derive conditions for the feasibility of the insertion points in a P-ST. The experimental results demonstrate the efficiency and effectiveness of the proposed framework.
引用
收藏
页码:199 / 212
页数:14
相关论文
共 50 条
  • [21] An Optimization Framework for Dynamically Reconfigurable Battery Systems
    Lin, Ni
    Ci, Song
    Wu, Dalei
    Guo, Haifeng
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 2018, 33 (04) : 1669 - 1676
  • [22] Temporal partitioning of circuits for advanced partially reconfigurable systems
    Mohan, R
    Dasu, A
    Panchanathan, S
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS III, 2001, 4525 : 27 - 35
  • [23] PaDReH -: A framework for the design and implementation of dynamically and partially reconfigurable systems
    Carvalho, E
    Calazans, N
    Briäo, E
    Moraes, F
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 10 - 15
  • [24] DUPRFloor: Dynamic Modeling and Floorplanning for Partially Reconfigurable FPGAs
    Wang, Jinyu
    Kang, Yifei
    Wu, Weiguo
    Xing, Guoliang
    Tu, Linlin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (08) : 1613 - 1625
  • [25] Post-Placement Leakage Optimization for Partially Dynamically Reconfigurable FPGAs
    Li, Chi-Feng
    Yuh, Ping-Hung
    Yang, Chia-Lin
    Chang, Yao-Wen
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 92 - 97
  • [26] Reconfigurable topology synthesis for application-specific NoC on partially dynamically reconfigurable systems
    Huang, Jinglei
    Xu, Xiaodong
    Wang, Nan
    Chen, Song
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 331 - 343
  • [27] An integrated partitioning and synthesis system for dynamically reconfigurable multi-FPGA architectures
    Ouaiss, I
    Govindarajan, S
    Srinivasan, V
    Kaul, M
    Vemuri, R
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 31 - 36
  • [28] Thermal-Aware Floorplanning for Partially-Reconfigurable FPGA-based Systems
    Pagano, Davide
    Vuka, Mikel
    Rabozzi, Marco
    Cattaneo, Riccardo
    Sciuto, Donatella
    Santambrogio, Marco D.
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 920 - 923
  • [29] Relocation-aware Floorplanning for Partially-Reconfigurable FPGA-based Systems
    Rabozzi, Marco
    Cattaneo, Riccardo
    Becker, Tobias
    Luk, Wayne
    Santambrogio, Marco D.
    2015 IEEE 29TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, 2015, : 97 - 104
  • [30] Ant-colony Optimization based Algorithm for Energy-efficient Scheduling on Dynamically Reconfigurable Systems
    Jing, Chao
    2015 NINTH INTERNATIONAL CONFERENCE ON FRONTIER OF COMPUTER SCIENCE AND TECHNOLOGY FCST 2015, 2015, : 127 - 134