Integrated Optimization of Partitioning, Scheduling, and Floorplanning for Partially Dynamically Reconfigurable Systems

被引:8
|
作者
Chen, Song [1 ]
Huang, Jinglei [2 ]
Xu, Xiaodong [1 ]
Ding, Bo [1 ]
Xu, Qi [3 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230027, Anhui, Peoples R China
[2] State Key Lab Air Traff Management Syst & Technol, Dept Intelligent Decis, Nanjing 210007, Jiangsu, Peoples R China
[3] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
Field-programmable gate arrays (FPGAs); floorplanning; partially dynamically reconfigurable (PDR); partitioned sequence triple (P-ST); partitioning; scheduling; TASK GRAPHS;
D O I
10.1109/TCAD.2018.2883982
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Confronted with the challenge of high performance for applications and the restriction of hardware resources for field-programmable gate arrays (FPGAs), partial dynamic reconfiguration technology is anticipated to accelerate the reconfiguration process and alleviate the device shortage. In this paper, we propose an integrated optimization framework for task partitioning, scheduling, and floorplanning on partially dynamically reconfigurable FPGAs. The partition, schedule, and floorplan of the tasks are represented by the partitioned sequence triple (P-ST) (PS, QS, RS), where (PS, QS) is a hybrid nested sequence pair for representing the spatial and temporal partitions, as well as the floorplan, and RS is the partitioned dynamic configuration order of the tasks. The floorplanning and scheduling of task modules can be computed from the P-ST in O(n(2)) time. To integrate the exploration of the scheduling and floorplanning design space, we use a simulated annealing-based search engine and elaborate a perturbation method, where a randomly chosen task module is removed from the partition sequence triple and then reinserted into a proper position selected from all the O(n(3)) possible combinations of partition, schedule and floorplan. We also prove a sufficient and necessary condition for the feasibility of the partitioning of tasks and scheduling of task configurations, and derive conditions for the feasibility of the insertion points in a P-ST. The experimental results demonstrate the efficiency and effectiveness of the proposed framework.
引用
收藏
页码:199 / 212
页数:14
相关论文
共 50 条
  • [31] Hardware Context-Switch Methodology for Dynamically Partially Reconfigurable Systems
    Lee, Trong-Yen
    Hu, Che-Cheng
    Lai, Li-Wen
    Tsai, Chia-Chun
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2010, 26 (04) : 1289 - 1305
  • [32] Virtualizable Hardware/Software Design Infrastructure for Dynamically Partially Reconfigurable Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2013, 6 (02)
  • [33] Integrated Kernel Partitioning and Scheduling for Coarse-Grained Reconfigurable Arrays
    Ansaloni, Giovanni
    Tanimura, Kazuyuki
    Pozzi, Laura
    Dutt, Nikil
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (12) : 1803 - 1816
  • [34] Floorplanning for Partially-Reconfigurable FPGA Systems via Mixed-Integer Linear Programming
    Rabozzi, Marco
    Lillis, John
    Santambrogio, Marco D.
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 186 - 193
  • [35] Model-integrated tools for the design of dynamically reconfigurable systems
    Bapty, T
    Neema, S
    Scott, J
    Sztipanovits, J
    Asaad, S
    VLSI DESIGN, 2000, 10 (03) : 281 - 306
  • [36] Hardware task scheduling and placement in operating systems for dynamically reconfigurable SoC
    Chen, YH
    Hsiung, PA
    EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 489 - 498
  • [37] Partitioning sequential circuits on dynamically reconfigurable FPGAs
    Chang, D
    Marek-Sadowska, M
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (06) : 565 - 578
  • [38] Power Minimization for Dynamically Reconfigurable FPGA Partitioning
    Tai, Tzu-Chiang
    Lai, Yen-Tai
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12
  • [39] A temporal partitioning approach based on reconfiguration granularity estimation for dynamically reconfigurable systems
    Zhang, XJ
    Ng, KW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 344 - 347
  • [40] High-level partitioning of digital systems based on dynamically reconfigurable devices
    Kielbik, R
    Moreno, JM
    Napieralski, A
    Jablonski, G
    Szymanski, T
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 271 - 280