A 200MHz 6-bit folding and interpolating ADC in 0.5-μm CMOS

被引:0
|
作者
Jiang, XC [1 ]
Wang, YT [1 ]
Willson, AN [1 ]
机构
[1] Univ Calif Los Angeles, Integrated Circuits & Syst Lab, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the detailed design of a 200 MHz CMOS ADC with a folding and interpolating architecture. To overcome the input-frequency-multiplication problem inherent in such architectures, a front-end Sample/Hold circuit is used. The fully differential signal is folded by a factor of five and followed by a four-times interpolation. A double-averaging technique is explored and, with this technique, the analog folding stage can achieve approximately 12-bit linearity. To suppress the misalignment error, a bit alignment circuit is designed. The prototype chip includes about 1400 components and the active chip area is 0.4 mm(2). Its power consumption is approximately 150 mW at a 200 MHz sampling rate.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [1] A 6-bit Low Power Folding and Interpolating ADC
    Hiremath, Vinayashree
    Ren, Saiyu
    2011 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2011, : 680 - 685
  • [2] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [3] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Li Lin
    Junyan Ren
    Kai Zhu
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 71 - 76
  • [4] A 600-Msample/s, 25-mW, 6-bit Folding and Interpolating ADC in 0.13μm CMOS
    Lin, Li
    Ren, Junyan
    Ye, Fan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 199 - 202
  • [5] A 'digital' 6-bit ADC in 0.25μm CMOS
    Donovan, C
    Flynn, MP
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 145 - 148
  • [6] A 200-MSPS 6-bit flash ADC in 0.6-μm CMOS
    Dalton, D
    Spalding, GJ
    Reyhani, H
    Murphy, T
    Deevy, K
    Walsh, M
    Griffin, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1433 - 1444
  • [7] A "digital" 6-bit ADC in 0.25-μm CMOS
    Donovan, C
    Flynn, MP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 432 - 437
  • [8] A 1.4-V 25-mW 600-MS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    林俪
    任俊彦
    叶凡
    半导体学报, 2010, 31 (02) : 70 - 75
  • [9] An 8-bit, 200 MSPS Folding and Interpolating ADC
    Øystein Moldsvor
    Geir S. Østrem
    Analog Integrated Circuits and Signal Processing, 1998, 15 : 37 - 47
  • [10] 200-800MHz 6-Bit CMOS有源移相器设计
    段宗明
    马强
    王晓东
    唐小兰
    林福江
    中国集成电路, 2015, 24 (10) : 37 - 42