Architecture of reconfigurable a low bower gigabit ATM switch

被引:1
|
作者
Lele, AM [1 ]
Nandy, SK [1 ]
机构
[1] Indian Inst Sci, Supercomp Educ & Res Ctr, Bangalore 560012, Karnataka, India
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do nor provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we rake a critical look at a basic 8 x 8 benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a 8 x 8 benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based on this analysis we arrive at a basic building block called X-Structure, using which a 8 x 8 switch is constructed. The X-structure supports dynamic re-routing of cells and power down mode. A communication controller is designed using the the X-Structure based ATM switch at its core. A performance evaluation of the switch indicates a power saving of 66.66% due to hardware reuse, an 18.6% increase in hardware utilization and an aggregate throughput of 2.66 Gbps for a 8 x 8 switch.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [1] Design of a gigabit ATM switch
    Chaney, T
    Fingerhut, JA
    Flucke, M
    Turner, JS
    IEEE INFOCOM '97 - THE CONFERENCE ON COMPUTER COMMUNICATIONS, PROCEEDINGS, VOLS 1-3: SIXTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES - DRIVING THE INFORMATION REVOLUTION, 1997, : 2 - 11
  • [2] A multicasting ATM switch architecture
    Seidel, DF
    Bayoumi, MA
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2140 - 2143
  • [3] DESIGN OF A CMOS BUFFERED SWITCH FOR A GIGABIT ATM SWITCHING NETWORK
    MIRFAKHRAEI, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (01) : 11 - 18
  • [4] An ATM Switch Architecture with Priority Control
    陈山枝
    High Technology Letters, 1996, (01) : 59 - 63
  • [5] Reconfigurable ATM switch fabrics using traffic history
    Laskaridis, HS
    Papadimitriou, GI
    Pomportsis, AS
    IEEE COMMUNICATIONS LETTERS, 2002, 6 (07) : 300 - 302
  • [6] A VLSI ATM switch architecture for VBR traffic
    Ranganathan, N
    Anand, R
    Chiruvolu, G
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 420 - 427
  • [7] ATM switch with dual transceiver ring architecture
    Chitizadeh, J
    Varghani, A
    IEE PROCEEDINGS-COMMUNICATIONS, 2003, 150 (03): : 184 - 188
  • [8] New style of buffer architecture of ATM switch
    Bai, Hui
    Duan, Zhenghua
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2000, 27 (05): : 104 - 107
  • [9] A novel ATM switch architecture for multimedia traffic
    Abdullah, OC
    Capriz, M
    IEEE ATM '97 WORKSHOP, PROCEEDINGS, 1997, : 188 - 192
  • [10] High capacity ATM switch, architecture and technologies
    Munter, EA
    OPTICAL INTERCONNECTS IN BROADBAND SWITCHING ARCHITECTURES, 1996, 2692 : 178 - 189