Self-aligned blocking integration demonstration for critical sub-30-nm pitch Mx level patterning with EUV self-aligned double patterning

被引:4
|
作者
Raley, Angelique [1 ]
Lee, Joe [2 ]
Smith, Jeffrey T. [1 ]
Sun, Xinghua [1 ]
Farrell, Richard A. [1 ]
Shearer, Jeffrey [2 ]
Xu, Yongan [2 ]
Ko, Akiteru [1 ]
Metz, Andrew W. [1 ]
Biolsi, Peter [1 ]
Devilliers, Anton [1 ]
Arnold, John [2 ]
Felix, Nelson [2 ]
机构
[1] Tokyo Electron Ltd, Albany, NY 12205 USA
[2] IBM Res, Semicond Technol Res, Albany, NY USA
来源
关键词
self-aligned block; EUV; self-aligned double patterning; multicolor; line edge roughness; line width roughness; power spectral density;
D O I
10.1117/1.JMM.18.1.011002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report a sub-30-nm pitch self-aligned double patterning (SADP) integration scheme with EUV lithography coupled with self-aligned block technology targeting the back end of line metal line patterning applications for logic nodes beyond 5 nm. The integration demonstration is a validation of the scalability of a previously reported flow, which used 193-nm immersion SADP targeting a 40-nm pitch with the same material sets (Si3N4 mandrel, SiO2 spacer, spin on carbon, spin on glass). The multicolor integration approach is successfully demonstrated and provides a valuable method to address overlay concerns and, more generally, edge placement error as a whole for advanced process nodes. Unbiased line edge roughness (LER)/line width roughness (LWR) analysis comparison between EUV SADP and 193-nm immersion SADP shows that both integrations follow the same trend throughout the process steps. While EUV SADP shows increased LER after mandrel pull, metal hardmask open, and dielectric etch compared to 193-nm immersion SADP, the final process performance is matched in terms of LWR (1.08-nm 3 sigma unbiased) and is 6% higher than 193-nm immersion SADP for average unbiased LER. Using EUV, SADP enables almost doubling the line density while keeping most of the remaining processes and films unchanged and provides a compelling alternative to other multipatterning integrations, which present their own sets of challenges. (C) 2018 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Redundant Via Insertion with Cut Optimization for Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 137 - 142
  • [32] A Gridless Approach to the Satisfiability of Self-Aligned Triple Patterning
    Chien, Hsiao-Lei
    Chiu, Mei-Yen
    Jiang, Jie-Hong R.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1251 - 1264
  • [33] Analysis of process characteristics of self-aligned multiple patterning
    Chen, Yijian
    Cheng, Qi
    Kang, Weiling
    MICROELECTRONIC ENGINEERING, 2012, 98 : 184 - 188
  • [34] Process optimization and simplification of self-aligned triple patterning
    Chen, Yijian
    MICROELECTRONIC ENGINEERING, 2012, 98 : 590 - 594
  • [35] Self-Aligned Double and Quadruple Patterning Aware Grid Routing Methods
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nakajima, Fumiharu
    Nojima, Shigeki
    Kotani, Toshiya
    Ihara, Takeshi
    Takahashi, Atsushi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (05) : 753 - 765
  • [36] Hot Spot Detection for Indecomposable Self-Aligned Double Patterning Layout
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit O.
    PHOTOMASK TECHNOLOGY 2011, 2011, 8166
  • [37] Self-Aligned Quadruple Patterning-Aware Routing
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [38] Self-Aligned Quadruple Patterning-Compliant Placement
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
  • [39] A Layout Decomposition Algorithm for Self-Aligned Multiple Patterning
    You, Jun
    Liu, Hongyi
    Chen, Yijian
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [40] Self-aligned Triple Patterning for Continuous IC Scaling to Half-Pitch 15nm
    Chen, Yijian
    Xu, Ping
    Miao, Liyan
    Chen, Yongmei
    Xu, Xumou
    Mao, Daxin
    Blanco, Pokhui
    Bencher, Chris
    Hung, Raymond
    Ngai, Chris S.
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973