Self-aligned blocking integration demonstration for critical sub-30-nm pitch Mx level patterning with EUV self-aligned double patterning

被引:4
|
作者
Raley, Angelique [1 ]
Lee, Joe [2 ]
Smith, Jeffrey T. [1 ]
Sun, Xinghua [1 ]
Farrell, Richard A. [1 ]
Shearer, Jeffrey [2 ]
Xu, Yongan [2 ]
Ko, Akiteru [1 ]
Metz, Andrew W. [1 ]
Biolsi, Peter [1 ]
Devilliers, Anton [1 ]
Arnold, John [2 ]
Felix, Nelson [2 ]
机构
[1] Tokyo Electron Ltd, Albany, NY 12205 USA
[2] IBM Res, Semicond Technol Res, Albany, NY USA
来源
关键词
self-aligned block; EUV; self-aligned double patterning; multicolor; line edge roughness; line width roughness; power spectral density;
D O I
10.1117/1.JMM.18.1.011002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report a sub-30-nm pitch self-aligned double patterning (SADP) integration scheme with EUV lithography coupled with self-aligned block technology targeting the back end of line metal line patterning applications for logic nodes beyond 5 nm. The integration demonstration is a validation of the scalability of a previously reported flow, which used 193-nm immersion SADP targeting a 40-nm pitch with the same material sets (Si3N4 mandrel, SiO2 spacer, spin on carbon, spin on glass). The multicolor integration approach is successfully demonstrated and provides a valuable method to address overlay concerns and, more generally, edge placement error as a whole for advanced process nodes. Unbiased line edge roughness (LER)/line width roughness (LWR) analysis comparison between EUV SADP and 193-nm immersion SADP shows that both integrations follow the same trend throughout the process steps. While EUV SADP shows increased LER after mandrel pull, metal hardmask open, and dielectric etch compared to 193-nm immersion SADP, the final process performance is matched in terms of LWR (1.08-nm 3 sigma unbiased) and is 6% higher than 193-nm immersion SADP for average unbiased LER. Using EUV, SADP enables almost doubling the line density while keeping most of the remaining processes and films unchanged and provides a compelling alternative to other multipatterning integrations, which present their own sets of challenges. (C) 2018 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A HOLISTIC STUDY ON METAL PITCH UNIFORMITY CONTROL IN THE SCHEME OF SELF-ALIGNED DOUBLE PATTERNING
    Liu, Zhao
    INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2023, 2023, 12750
  • [22] Fabrication of sub-20 nm patterns using dopamine chemistry in self-aligned double patterning
    Li, Yinyong
    Choi, Jaewon
    Sun, Zhiwei
    Russell, Thomas P.
    Carter, Kenneth R.
    NANOSCALE, 2018, 10 (44) : 20779 - 20784
  • [23] Process requirement of self-aligned multiple patterning
    Natori, Sakurako
    Yamauchi, Shohei
    Hara, Arisa
    Yamato, Masatohi
    Oyama, Kenichi
    Yaegashi, Hidetami
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682
  • [24] Simulation of spacer-based SADP (Self-Aligned Double Patterning) for 15nm half pitch
    Robertson, Stewart
    Wong, Patrick
    Versluijs, Janko
    Wiaux, Vincent
    OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
  • [25] Litho-Friendly Decomposition Method for Self-Aligned Double Patterning
    Mirsaeedi, Minoo
    Torres, Andres J.
    Anis, Mohab H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1469 - 1480
  • [26] Cut Optimization for Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Hyun, Daijoon
    Lee, Jingon
    Jung, Jinwook
    Shin, Youngsoo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (06)
  • [27] Recessive Self-aligned Double Patterning with Gap-Fill Technology
    Chen, Yijian
    Xu, Xumou
    Chen, Yongmei
    Miao, Liyan
    Chen, Hao
    Blanco, Pokhui
    Ngai, Chris S.
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [28] A Self-aligned Double Patterning Technology Using TiN as the Sidewall Spacer
    Chiu, Yuan-Chieh
    Yu, Shu-Sheng
    Hsu, Fang-Hao
    Lee, Hong-Ji
    Lian, Nan-Tzu
    Yang, Tahone
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    2012 23RD ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2012, : 332 - 335
  • [29] Redundant via insertion with cut optimization for self-aligned double patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2017, Part F127756 : 137 - 142
  • [30] Application of Self-aligned Quadruple Patterning to Fabrication of Nanoimprint Mold with Sub-12-nm Half-pitch
    Suzuki, Kenta
    Ueda, Tetsuya
    Hiroshima, Hiroshi
    Hayashi, Yoshihiro
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2024, 37 (05) : 475 - 480