Effect of Design Parameters on Thermomechanical Stress in Silicon of Through-Silicon Via

被引:7
|
作者
Hwang, Joo-Sun [1 ]
Seo, Seung-Ho [1 ]
Lee, Won-Jun [1 ]
机构
[1] Sejong Univ, Dept Nanotechnol & Adv Mat Engn, 209 Neungdong Ro, Seoul 05006, South Korea
关键词
through-silicon vias; thermomechanical stress; finite element analysis; design parameter; silicon cracking;
D O I
10.1115/1.4033923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We examined the effect of the design parameters of a through-silicon via (TSV) on the thermomechanical stress distribution at the bottom of the TSV using finite element analysis. Static analyses were carried out at 350 degrees C to simulate the maximum thermomechanical stress during postplating annealing. The thermomechanical stress is concentrated in the lower region of a TSV, and the maximum stress in silicon occurs at the bottom of the TSV. The TSV diameter and dielectric liner thickness were two important determinants of the maximum stress in the silicon. The maximum stress decreased with decreasing TSV diameter, whereas the effect of aspect ratio was negligible. A thick dielectric liner is advantageous for lowering the maximum stress in silicon. The minimum dielectric thickness resulting in a maximum stress less than the yield stress of silicon was 520, 230, and 110 nm for via diameters of 20, 10, and 5 mu m, respectively. The maximum stress also decreased with the thickness of the copper overburden.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Solder Pump Technology for Through-Silicon via Fabrication
    Gu, Jiebin
    Pike, W. T.
    Karl, W. J.
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2011, 20 (03) : 561 - 563
  • [32] Investigation of Integrated Passive Device with Through-Silicon Via
    Liu, Kai
    Frye, Robert
    Hlaing, MaPhooPwint
    Lee, YongTaek
    Kim, HyunTai
    Kim, Gwang
    Ahn, Billy
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1833 - 1839
  • [33] Process equipment readiness for through-silicon via technologies
    Ramaswami, Sesh
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 16 - 17
  • [34] Through-silicon via technologies for interconnects in RF MEMS
    Jian Zhu
    Yuanwei Yu
    Fang Hou
    Chen Chen
    Microsystem Technologies, 2010, 16 : 1045 - 1049
  • [35] A review on the mainstream through-silicon via etching methods
    Guo, Haoming
    Cao, Shengbin
    Li, Lei
    Zhang, Xiaofeng
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 137
  • [36] Through-silicon via technologies for interconnects in RF MEMS
    Zhu, Jian
    Yu, Yuanwei
    Hou, Fang
    Chen, Chen
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2010, 16 (07): : 1045 - 1049
  • [37] A review on the mainstream through-silicon via etching methods
    Guo, Haoming
    Cao, Shengbin
    Li, Lei
    Zhang, Xiaofeng
    Materials Science in Semiconductor Processing, 2022, 137
  • [38] Through-Silicon Via Technologies for Interconnects in RF MEMS
    Zhu, Jian
    Yu, Yuanwei
    Hou, Fang
    Chen, Chen
    DTIP 2009: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2009, : 78 - 80
  • [39] New Polymerizing Chemistries for Through-Silicon Via Etching
    Nicoll, William
    Eisenbraun, Eric
    Dussarrat, Christian
    Gupta, Rahul
    Anderson, Curtis
    2012 23RD ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2012, : 410 - 413
  • [40] Statistical Distribution of Through-Silicon via Cu Pumping
    De Messemaeker, Joke
    Roussel, Philippe J.
    Pedreira, Olalla Varela
    Van der Donck, Tom
    Van Huylenbroeck, Stefaan
    Beyne, Eric
    De Wolf, Ingrid
    Stucchi, Michele
    Croes, Kristof
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (03) : 549 - 559