Effect of Design Parameters on Thermomechanical Stress in Silicon of Through-Silicon Via

被引:7
|
作者
Hwang, Joo-Sun [1 ]
Seo, Seung-Ho [1 ]
Lee, Won-Jun [1 ]
机构
[1] Sejong Univ, Dept Nanotechnol & Adv Mat Engn, 209 Neungdong Ro, Seoul 05006, South Korea
关键词
through-silicon vias; thermomechanical stress; finite element analysis; design parameter; silicon cracking;
D O I
10.1115/1.4033923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We examined the effect of the design parameters of a through-silicon via (TSV) on the thermomechanical stress distribution at the bottom of the TSV using finite element analysis. Static analyses were carried out at 350 degrees C to simulate the maximum thermomechanical stress during postplating annealing. The thermomechanical stress is concentrated in the lower region of a TSV, and the maximum stress in silicon occurs at the bottom of the TSV. The TSV diameter and dielectric liner thickness were two important determinants of the maximum stress in the silicon. The maximum stress decreased with decreasing TSV diameter, whereas the effect of aspect ratio was negligible. A thick dielectric liner is advantageous for lowering the maximum stress in silicon. The minimum dielectric thickness resulting in a maximum stress less than the yield stress of silicon was 520, 230, and 110 nm for via diameters of 20, 10, and 5 mu m, respectively. The maximum stress also decreased with the thickness of the copper overburden.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Thermomechanical Reliability of Through-Silicon Vias in 3D Interconnects
    Lu, Kuan-Hsun
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [22] Shallow trench isolation structure design for through-silicon vias stress reduction
    Wang, Fengjuan
    Liu, Suiyang
    Yin, Xiangkun
    Yu, Ningmei
    Yang, Yuan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (04)
  • [23] Micro-scale measurement and modeling of stress in silicon surrounding a tungsten-filled through-silicon via
    Koseski, Ryan P.
    Osborn, William A.
    Stranick, Stephan J.
    DelRio, Frank W.
    Vaudin, Mark D.
    Thuy Dao
    Adams, Vance H.
    Cook, Robert F.
    JOURNAL OF APPLIED PHYSICS, 2011, 110 (07)
  • [24] Integration of high aspect ratio tapered silicon via for through-silicon interconnection
    Ranganathan, N.
    Ebin, Liao
    Linn, Linn
    Vincent, Lee Wen Sheng
    Navas, O. K.
    Kripesh, V.
    Balasubramanian, N.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 859 - 865
  • [25] Modeling and Characterization of Coaxial Through-Silicon Via With Electrically Floating Inner Silicon
    Zhao, Wen-Sheng
    Zheng, Jie
    Wang, Jing
    Liang, Feng
    Wen, Fei
    Dong, Linxi
    Wang, Dingwen
    Wang, Gaofeng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (06): : 936 - 943
  • [26] 3-D through-silicon via technology
    Vardaman, E. Jan
    Electronic Device Failure Analysis, 2008, 10 (04): : 30 - 32
  • [27] Electrochemical investigations for copper electrodeposition of through-silicon via
    Tsai, Tzu-Hsuan
    Huang, Jui-Hsiung
    MICROELECTRONIC ENGINEERING, 2011, 88 (02) : 195 - 199
  • [28] Manufacturing integration considerations of through-silicon via etching
    Lassig, Steve
    SOLID STATE TECHNOLOGY, 2007, 50 (12) : 48 - +
  • [29] Rigorous mathematical model of through-silicon via capacitance
    Kim, Kibeom
    Kim, Jedok
    Kim, Hongkyun
    Ahn, Seungyoung
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (05) : 589 - 593
  • [30] Photoresist coating and patterning for through-silicon via technology
    Pham, N. P.
    Tezcan, D. S.
    Ruythooren, W.
    De Moor, P.
    Majeed, B.
    Baert, K.
    Swinnen, B.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (12)