Area optimization in 6T and 8T SRAM cells considering Vth variation in future processes

被引:2
|
作者
Morita, Yasuhiro [1 ]
Fujiwara, Hidehiro
Noguchi, Hiroki
Iguchi, Yusuke
Nii, Koji
Kawaguchi, Hiroshi
Yoshimoto, Masahiko
机构
[1] Kobe Univ, Kobe, Hyogo 6578501, Japan
[2] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 10期
关键词
6T SRAM cell; 8T SRAM cell; V-th variation;
D O I
10.1093/ietele/e90-c.10.1949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows that an 8T SRAM cell is superior to a 6T cell in terms of cell area in a future process. At a 65-nm node and later, the 6T cell comprised of the minimum-channel-length transistors cannot make the minimum area because of threshold-voltage variation. In contrast, the 8T cell can employ the optimized transistors and achieves the minimum area even if it is used as a single-port SRAM. In a 32-nm process, the 8T-cell area is smaller than the 6T cell by 14.6% at a supply voltage of 0.8 V. We also discuss the area and access time comparisons between the 6T-SRAM and 8T-SRAM macros.
引用
收藏
页码:1949 / 1956
页数:8
相关论文
共 50 条
  • [41] Effect of charge sharing on SEU sensitive area of 40-nm 6T SRAM cells
    Li, Peng
    Zhang, Minxuan
    Zhang, Weicheng
    Zhao, Zhenyu
    Song, Chao
    Fan, Hua
    IEICE ELECTRONICS EXPRESS, 2014, 11 (04):
  • [42] Run Time Vth Extraction Based On-chip NBTI Mitigation Sensor for 6T SRAM Cell
    Raghuwanshi, Kuldeep
    Sanvale, Prachi
    Sharma, Kratika
    Neema, Vaibhav
    Singh, Praveen
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 288 - 293
  • [43] Design and Optimization of 6T SRAM using Vertically Stacked Nanowire MOSFETs
    Tsai, Ming-Fu
    Fan, Ming-Long
    Pao, Chia-Hao
    Chen, Yin-Nien
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [44] UTB GeOI 6T SRAM Cell and Sense Amplifier considering BTI Reliability
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 111 - 114
  • [45] DRV Evaluation of 6T SRAM Cell Using Efficient Optimization Techniques
    Joshi, Vinod Kumar
    Nayak, Chetana
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2018, 2018
  • [46] Carbon Nanotube-Based CMOS SRAM: 1 kbit 6T SRAM Arrays and 10T SRAM Cells
    Kanhaiya, Pritpal S.
    Lau, Christian
    Hills, Gage
    Bishop, Mindy D.
    Shulaker, Max M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (12) : 5375 - 5380
  • [47] Comprehensive Analysis of UTB GeOI Logic Circuits and 6T SRAM Cells considering Variability and Temperature Sensitivity
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [48] Analysis of leakage reduction technique on FinFET based 7T and 8T SRAM cells
    Kushwah R.S.
    Akashe S.
    Radioelectronics and Communications Systems, 2014, 57 (9) : 383 - 393
  • [49] A Large σVTH/VDD Tolerant Zigzag 8T SRAM With Area-Efficient Decoupled Differential Sensing and Fast Write-Back Scheme
    Wu, Jui-Jen
    Chen, Yen-Huei
    Chang, Meng-Fan
    Chou, Po-Wei
    Chen, Chien-Yuan
    Liao, Hung-Jen
    Chen, Ming-Bin
    Chu, Yuan-Hua
    Wu, Wen-Chin
    Yamauchi, Hiroyuki
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 815 - 827
  • [50] A Large σVTH/VDD Tolerant Zigzag 8T SRAM with Area-Efficient Decoupled Differential Sensing and Fast Write-Back Scheme
    Wu, Jui-Jen
    Chen, Yen-Huei
    Chang, Meng-Fan
    Chou, Po-Wei
    Chen, Chien-Yuan
    Liao, Hung-Jen
    Chen, Ming-Bin
    Chu, Yuan-Hua
    Wu, Wen-Chin
    Yamauchi, Hiroyuki
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 103 - 104