Area optimization in 6T and 8T SRAM cells considering Vth variation in future processes

被引:2
|
作者
Morita, Yasuhiro [1 ]
Fujiwara, Hidehiro
Noguchi, Hiroki
Iguchi, Yusuke
Nii, Koji
Kawaguchi, Hiroshi
Yoshimoto, Masahiko
机构
[1] Kobe Univ, Kobe, Hyogo 6578501, Japan
[2] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 10期
关键词
6T SRAM cell; 8T SRAM cell; V-th variation;
D O I
10.1093/ietele/e90-c.10.1949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows that an 8T SRAM cell is superior to a 6T cell in terms of cell area in a future process. At a 65-nm node and later, the 6T cell comprised of the minimum-channel-length transistors cannot make the minimum area because of threshold-voltage variation. In contrast, the 8T cell can employ the optimized transistors and achieves the minimum area even if it is used as a single-port SRAM. In a 32-nm process, the 8T-cell area is smaller than the 6T cell by 14.6% at a supply voltage of 0.8 V. We also discuss the area and access time comparisons between the 6T-SRAM and 8T-SRAM macros.
引用
收藏
页码:1949 / 1956
页数:8
相关论文
共 50 条
  • [21] Statistical evaluation of split gate opportunities for improved 8T/6T column-decoupled SRAM cell yield
    Kanj, Rouwaida
    Joshi, Rajiv
    Keunwoo-Kim
    Williams, Richard
    Nassif, Sani
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 702 - +
  • [22] OPTIMIZATION OF 8T SRAM BIT-CELL DESIGN
    Wu, Luping
    Wang, Chunhsiung
    Mo, Hongxiang
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [23] SEU STUDY OF 4T, 6T, 7T, 8T, 10T MOSFET BASED SRAM USING TCAD SIMULATION
    Bhuvaneshwari, Y. V.
    Sai, Nama Prem
    Kumar, N. Vinodh
    Thiruvenkatesan, C.
    Srinivasan, R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [24] Performance Analysis of 6T SRAM and ONOFIC Cells
    Sharma V.K.
    Malik M.A.
    Micro and Nanosystems, 2022, 14 (04) : 350 - 357
  • [25] Tunable Replica Bits for Dynamic Variation Tolerance in 8T SRAM
    Raychowdhury, Arijit
    Geuskens, Bibiche
    Bowman, Keith
    Tschanz, James
    Lu, Shih-Lien
    Karnik, Tanay
    Khellah, Muhammad
    De, Vivek
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 39 - 40
  • [26] FinFET-based Variation Resilient 8T SRAM Cell
    Islam, Aminul
    Hasan, Mohd.
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 121 - 125
  • [27] Soft error rate comparison of 6T and 8T SRAM ICs using mono-energetic proton and neutron irradiation sources
    Malagon, D.
    Bota, S. A.
    Torrens, G.
    Gili, X.
    Praena, J.
    Fernandez, B.
    Macias, M.
    Quesada, J. M.
    Guerrero, Carlos
    Jimenez-Ramos, M. C.
    Garcia-Lopez, J.
    Merino, J. L.
    Segura, J.
    MICROELECTRONICS RELIABILITY, 2017, 78 : 38 - 45
  • [28] Evaluating the performance of 6T SRAM cells by deep learning
    Khorrami, Parsa
    Nabavi, Abdolreza
    MICROELECTRONICS RELIABILITY, 2024, 156
  • [29] Performance Evolution of Different Type of 6T SRAM Cells
    Saqib, Mohd
    Chauhan, Ram Chandra Singh
    Ranjan, Alok
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2022, 16 (04): : 263 - 282
  • [30] Power and Area Efficient Approximate Heterogeneous 8T SRAM for Multimedia Applications
    Bharti, Pramod Kumar
    Surana, Neelam
    Mekie, Joycee
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 139 - 144