Area optimization in 6T and 8T SRAM cells considering Vth variation in future processes

被引:2
|
作者
Morita, Yasuhiro [1 ]
Fujiwara, Hidehiro
Noguchi, Hiroki
Iguchi, Yusuke
Nii, Koji
Kawaguchi, Hiroshi
Yoshimoto, Masahiko
机构
[1] Kobe Univ, Kobe, Hyogo 6578501, Japan
[2] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 10期
关键词
6T SRAM cell; 8T SRAM cell; V-th variation;
D O I
10.1093/ietele/e90-c.10.1949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows that an 8T SRAM cell is superior to a 6T cell in terms of cell area in a future process. At a 65-nm node and later, the 6T cell comprised of the minimum-channel-length transistors cannot make the minimum area because of threshold-voltage variation. In contrast, the 8T cell can employ the optimized transistors and achieves the minimum area even if it is used as a single-port SRAM. In a 32-nm process, the 8T-cell area is smaller than the 6T cell by 14.6% at a supply voltage of 0.8 V. We also discuss the area and access time comparisons between the 6T-SRAM and 8T-SRAM macros.
引用
收藏
页码:1949 / 1956
页数:8
相关论文
共 50 条
  • [31] Stability and Performance Optimization of 6T SRAM Cell at Cryogenic Temperature
    Fang, Shao-Fu
    Hu, Vita Pi-Ho
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [32] Tunable Replica Bits for Dynamic Variation Tolerance in 8T SRAM Arrays
    Raychowdhury, Arijit
    Geuskens, Bibiche M.
    Bowman, Keith A.
    Tschanz, James W.
    Lu, Shih-Lien L.
    Karnik, Tanay
    Khellah, Muhammad M.
    De, Vivek K.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 797 - 805
  • [33] Variation Tolerant Differential 8T SRAM Cell for Ultralow Power Applications
    Pal, Soumitra
    Islam, Aminul
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) : 549 - 558
  • [34] Performance and Power Solutions for Caches Using 8T SRAM Cells
    Farahani, Mostafa
    Baniasadi, Amirali
    2012 IEEE/ACM 45TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE WORKSHOPS, 2012, : 74 - 80
  • [35] Performance-Power Tradeoffs of 8T FinFET SRAM Cells
    Turi, Michael A.
    Delgado-Frias, Jose G.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [36] A comparative study of 6T and 4T SRAM cells in double-gate CMOS with statistical variation
    Giraud, Bastien
    Amara, Amara
    Vladimirescu, Andrei
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3022 - +
  • [37] The Optimization of Aging-aware 8T SRAM for FPGA Configuration Memory
    Li, Yifei
    Zhou, Yuxin
    Shu, Yuhao
    Chen, Hongyu
    Ha, Yajun
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [38] Advanced SRAM technology - The race between 4T and 6T cells
    Lage, C
    Hayden, JD
    Subramanian, C
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 271 - 274
  • [39] Impact of TFET Unidirectionality and Ambipolarity on the Performance of 6T SRAM Cells
    Strangio, Sebastiano
    Palestri, Pierpaolo
    Esseni, David
    Selmi, Luca
    Crupi, Felice
    Richter, Simon
    Zhao, Qing-Tai
    Mantl, Siegfried
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03): : 229 - 238
  • [40] A Comparative Variability Analysis for CMOS and CNFET 6T SRAM cells
    Almudever, Carmen G.
    Rubio, Antonio
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,