SILC Degradation Model to Predict Area Scaling for Gate Dielectric Breakdown in Advanced Technologies

被引:0
|
作者
Chang, S. W. [1 ]
Joshi, K. [1 ]
Liao, P. J. [1 ]
Shih, J. R. [1 ]
Lee, Y. -H. [1 ]
机构
[1] Taiwan Semicond Mfg Company, TQRD, 121,Pk Ave 3,Hsinchu Sci Pk, Hsinchu 30077, Taiwan
关键词
HKMG; Interface traps; Oxide Breakdown; Trap Generation; SILC Spectrum; Atomistic Simulations; BTI; TDDB;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-K metal gate stack with bi-modal distribution provides the TDDB benefit in product usage condition at low percentile and large area. As the technology continues to scale, the precise area scaling projection is becoming important to provide necessary overdrive for circuit operation. A degradation rate based Monte-Carlo simulator is developed for the first time to predict NMOSFET TDDB degradation to product area based on two distinct degradation regimes, namely progressive regime with SILC increase due to trap generation in HK, followed by the thermal runaway regime leading to rapid current increase. The model is validated against experimental data and is shown to predict TDDB degradation for different gate oxide area, stress bias & process variation. Impact of Weibull slope and MTTF on area scaling ratio is also discussed. Finally it is shown that for an optimized process, the model can provide 50X higher lifetime at product usage condition as compared to conventional area scaling model, thus providing much needed headroom for overdrive in advanced technologies.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Area Scaling for Backend Dielectric Breakdown
    Milor, Linda
    Hong, Changsoo
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2010, 23 (03) : 429 - 441
  • [2] The "Buffering" Role of High-κ in Post Breakdown Degradation Immunity of Advanced Dual Layer Dielectric Gate Stacks
    Raghavan, N.
    Padovani, A.
    Wu, X.
    Shubhakar, K.
    Bosman, M.
    Larcher, L.
    Pey, K. L.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [3] Scaling limit of silicon nitride gate dielectric for future CMOS technologies
    Yeo, Yee Chia, 2000, IEEE, Piscataway, NJ, United States
  • [4] General statistical model for dielectric breakdown including reverse area scaling - The role of area-dependent dynamic competition
    Wu, Ernest
    Ando, Takashi
    Jamison, Paul
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [5] Interfacial-Layer-Driven Dielectric Degradation and Breakdown of HfSiON/SiON Gate Dielectric nMOSFETs
    Choi, Do-Young
    Lee, Kyong Taek
    Baek, Chang-Ki
    Sohn, Chang Woo
    Sagong, Hyun Chul
    Jung, Eui-Young
    Lee, Jeong-Soo
    Jeong, Yoon-Ha
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (10) : 1319 - 1321
  • [6] Growth by random walker sampling and scaling of the dielectric breakdown model
    Somfai, E
    Goold, NR
    Ball, RC
    DeVita, JP
    Sander, LM
    PHYSICAL REVIEW E, 2004, 70 (05):
  • [7] Nano-characterisation of dielectric breakdown in the various advanced gate stack MOSFETs
    Pey, K. L.
    Tung, C. H.
    Ranjan, R.
    Lo, V. L.
    MacKenzie, M.
    Craven, A. J.
    INTERNATIONAL JOURNAL OF NANOTECHNOLOGY, 2007, 4 (04) : 347 - 376
  • [8] CELL-TO-CELL SCALING APPROACH TO THE DIELECTRIC-BREAKDOWN MODEL
    DEKEYSER, R
    MARITAN, A
    STELLA, A
    JOURNAL OF PHYSICS A-MATHEMATICAL AND GENERAL, 1991, 24 (06): : 1281 - 1291
  • [9] Analysis and modeling of the gate leakage current in advanced nMOSFET devices with severe gate-to-drain dielectric breakdown
    Miranda, E.
    Kawanago, T.
    Kakushima, K.
    Sune, J.
    Iwai, H.
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1909 - 1912
  • [10] The Path Finding of Gate Dielectric Breakdown in Advanced High-k Metal-Gate CMOS Devices
    Chung, Steve
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 360 - 364