SILC Degradation Model to Predict Area Scaling for Gate Dielectric Breakdown in Advanced Technologies

被引:0
|
作者
Chang, S. W. [1 ]
Joshi, K. [1 ]
Liao, P. J. [1 ]
Shih, J. R. [1 ]
Lee, Y. -H. [1 ]
机构
[1] Taiwan Semicond Mfg Company, TQRD, 121,Pk Ave 3,Hsinchu Sci Pk, Hsinchu 30077, Taiwan
关键词
HKMG; Interface traps; Oxide Breakdown; Trap Generation; SILC Spectrum; Atomistic Simulations; BTI; TDDB;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-K metal gate stack with bi-modal distribution provides the TDDB benefit in product usage condition at low percentile and large area. As the technology continues to scale, the precise area scaling projection is becoming important to provide necessary overdrive for circuit operation. A degradation rate based Monte-Carlo simulator is developed for the first time to predict NMOSFET TDDB degradation to product area based on two distinct degradation regimes, namely progressive regime with SILC increase due to trap generation in HK, followed by the thermal runaway regime leading to rapid current increase. The model is validated against experimental data and is shown to predict TDDB degradation for different gate oxide area, stress bias & process variation. Impact of Weibull slope and MTTF on area scaling ratio is also discussed. Finally it is shown that for an optimized process, the model can provide 50X higher lifetime at product usage condition as compared to conventional area scaling model, thus providing much needed headroom for overdrive in advanced technologies.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Accurate Model for Time-Dependent Dielectric Breakdown of High-K Metal Gate Stacks
    Nigam, T.
    Kerber, A.
    Peumans, P.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 523 - +
  • [32] Dielectric Breakdown in High-K Metal Gate: Measurement, Device Level Model and Application to Circuit
    Cacho, F.
    Angot, D.
    Saliva, M.
    Mora, P.
    Rafik, M.
    Federspiel, X.
    Roy, D.
    Huard, V.
    2012 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2012, : 140 - 143
  • [33] AC TDDB Analysis for HK/IL Gate Stack Breakdown and Frequency-Dependent Oxygen Vacancy Trap Generation in Advanced Node FinFET Devices by SILC Spectrum Methodology
    Chen, P. S.
    Lee, Y. W.
    Huang, D. S.
    Chen, S. C.
    Cheng, C. F.
    Lee, J. H.
    He, Jun
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [34] AC TDDB Analysis for HK/IL Gate Stack Breakdown and Frequency-dependent Oxygen Vacancy Trap Generation in Advanced nodes FinFET Devices by SILC Spectrum Methodology
    Chen, P. S.
    Lee, Y. W.
    Huang, D. S.
    Chen, S. C.
    Cheng, C. F.
    Lee, J. H.
    He, Jun
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [35] Toward Understanding Thickness Dependence on Dielectric Breakdown Mechanism Under Forward Gate Bias in 4H-SiC MOS Technologies
    Hu, Jia-Wei
    Huang, Po-Chien
    Huang, Pin-Wei
    Jiang, Jheng-Yi
    Huang, Chih-Fang
    Wu, Tian-Li
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (04) : 2175 - 2178
  • [36] Forksheet Field-Effect Transistors for Area Scaling and Gate-Drain Capacitance Reduction in Nanosheet-based CMOS Technologies
    Mertens, H.
    Horiguchi, N.
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 756 - 758
  • [37] Forksheet Field-Effect Transistors for Area Scaling and Gate-Drain Capacitance Reduction in Nanosheet-based CMOS Technologies
    Mertens, H.
    Horiguchi, N.
    IEEE Electron Devices Technology and Manufacturing Conference: Strengthening the Globalization in Semiconductors, EDTM 2024, 2024,
  • [38] Model for dielectric breakdown mechanism of HfAlOx/SiO2 stacked gate dielectrics dominated by the generated subordinate carrier injection
    Okada, K
    Mizubayashi, W
    Yasuda, N
    Satake, H
    Ota, H
    Kadoshima, M
    Tominaga, K
    Ogawa, A
    Iwamoto, K
    Horikawa, T
    Nabatame, T
    Toriumi, A
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 721 - 724
  • [39] Electron energy dissipation model of gate dielectric progressive breakdown in n- and p-channel field effect transistors
    Lombardo, S.
    Wu, E. Y.
    Stathis, J. H.
    JOURNAL OF APPLIED PHYSICS, 2017, 122 (08)
  • [40] Compact Analytical Models for the SET and RESET Switching Statistics of RRAM Inspired in the Cell-Based Percolation Model of Gate Dielectric Breakdown
    Long, Shibing
    Lian, Xiaojuan
    Cagli, Carlo
    Perniola, Luca
    Miranda, Enrique
    Jimenez, David
    Lv, Hangbing
    Liu, Qi
    Li, Ling
    Huo, Zongliang
    Liu, Ming
    Sune, Jordi
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,