Design of a High Performance Low Voltage Differential Signal Receiver

被引:0
|
作者
Fan, Kai-Xin [1 ]
Xu, Guang-Hui [1 ]
Xu, Yong [1 ]
Zhang, Kai-Li [1 ]
Xiao, Ying-Cai [1 ]
机构
[1] PLA Univ Sci & Technol, Coll Commun Engn, Nanjing 210007, Jiangsu, Peoples R China
关键词
LVDS; Receiver; Rail-to-rail; CMOS TECHNOLOGY;
D O I
10.1007/978-981-10-0740-8_20
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a Low Voltage Differential Signal (LVDS) transmission receiver chip design, which is fully compatible with the IEEE Std. 1596.3-1996 standard. The proposed design utilizes a new rail-to-rail fold cascode pre-amplifier to expand the receiving range, with an independent current source circuit to provide bias for the system. The chip is fabricated with CSMC (a semiconductor manufacturing corporation) 0.5 mu m technology, with DC analysis, AC analysis, and transient analysis conducted on the receiver chip. Simulation results show that the chip can meet the design specifications required, within the +/- 1 V range of the common-mode voltage, and can achieve the hysteresis of 100 mV, with a maximum data transfer rate of 200 Mbps.
引用
收藏
页码:169 / 176
页数:8
相关论文
共 50 条
  • [31] Design of low-power ultra-high voltage gain differential cascode stages
    Zhang, Wanyang
    Comer, David J.
    Chiang, Shiuh-hua Wood
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (06) : 982 - 992
  • [32] Low power RFICs for receiver applications - Design and performance issues
    Deen, AJ
    Naseh, S
    Ngan, WL
    Jafferali, N
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 215 - 220
  • [33] Design of Ultra Low Voltage Low Power DXCCII for Analog Signal Processing
    Faseehuddin, Mohammad
    Sampe, Jahariah
    Ali, Sawal Hamid Md
    2018 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2018), 2018, : 226 - 229
  • [34] High Performance Design of Tunneling FET for Low Voltage/Power Applications: Strategies and Solutions
    Chung, Steve S.
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [35] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
  • [36] Design of High Performance and Low Leakage Voltage Controlled Oscillator Using MTCMOS Technique
    Kushwah, Maitri Singh
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (3-4): : 261 - 271
  • [37] A high performance, high voltage output buffer in a low voltage CMOS process
    Chauhan, R
    Rajagopal, K
    Menezes, V
    Roopashree, HM
    Jacob, SK
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 227 - 230
  • [38] The Design and Implement of A Receiver for FSK Signal
    Liu Xiao-peng
    Han Yan
    Zhong Dong-dong
    Wang Ming-yu
    DIGITAL MANUFACTURING & AUTOMATION III, PTS 1 AND 2, 2012, 190-191 : 739 - 741
  • [39] Design, performance and application of high voltage GaAsFETs
    Miller, M
    2005 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST, 2005, : 236 - 239
  • [40] Design of high performance energy efficient CMOS voltage level shifter for mixed signal circuits applications
    Kumar, Chaudhry Indra
    Chaudhary, Abhishek
    Upadhyaya, Shreyansh
    INTEGRATION-THE VLSI JOURNAL, 2024, 95