Low power oriented CMOS circuit optimization protocol

被引:1
|
作者
Verle, A [1 ]
Michel, X [1 ]
Azemard, N [1 ]
Maurine, P [1 ]
Auvergne, D [1 ]
机构
[1] Univ Montpellier 2, CNRS, UMR, LIRMM, F-34392 Montpellier, France
关键词
D O I
10.1109/DATE.2005.202
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power oriented circuit optimization consists in selecting the best alternative between gate sizing, buffer insertion and logic structure transformation, for satisfying a delay constraint at minimum area cost. In this paper we used a closed form model of delay in CMOS structures to define inetrics for a deterministic selection of the optimization alternative. The target is delay constraint satisfaction with minimum area cost. We validate the design space exploration method, defining maximum and minimum delay bounds on logical paths. Then we adapt this method to a "constant sensitivity method" allowing to Size a circuit at minimum area under a delay constraint. An optimisation protocol is finally defined to manage the trade-off performance constraint circuit structure. These methods are implemented in an optimization tool (POPS) and validated by comparing on a 0.25 mu m process, the optimization efficiency obtained on various benchmarks (ISCAS'85) to that resulting from an industrial tool.
引用
收藏
页码:640 / 645
页数:6
相关论文
共 50 条
  • [41] Low Power CMOS LNA Design Optimization Techniques
    Wu, Xiushan
    Shen, Xiaoyan
    Wang, Zhigong
    Li, Qing
    APMC: 2008 ASIA PACIFIC MICROWAVE CONFERENCE (APMC 2008), VOLS 1-5, 2008, : 1978 - +
  • [42] Low-power circuit design techniques for multimedia CMOS VLSIs
    Kuroda, Tadahiro
    Sakurai, Takayasu
    Electronics and Communications in Japan, Part III: Fundamental Electronic Science (English translation of Denshi Tsushin Gakkai Ronbunshi), 1998, 81 (09): : 67 - 74
  • [43] Low-power circuit design techniques for multimedia CMOS VLSIs
    Kuroda, T
    Sakurai, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 67 - 74
  • [44] An improved low power CMOS readout circuit for focal plane array
    Chen, ZG
    Li, XY
    Ji, LJ
    Han, JZ
    Yu, SG
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 854 - 857
  • [45] A low-power high reliability CMOS current limit circuit
    Cheng Xiao-jie
    Feng Quan-yuan
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3499 - 3501
  • [46] Design Topologies of a CMOS Charge Pump Circuit for Low Power Applications
    Rahman, Labonnah Farzana
    Marufuzzaman, Mohammad
    Alam, Lubna
    Bin Mokhtar, Mazlin
    ELECTRONICS, 2021, 10 (06) : 1 - 13
  • [47] A low power CMOS voltage reference circuit with sub threshold MOSFETs
    Department of ECE, National Institute of Technology, Trichy 620015 Tiruchirappalli, India
    Int. J. Inf. Commun. Technol., 2009, 1-2 (94-107):
  • [48] Circuit analysis and design of low-power CMOS tapered buffer
    Cheng, KH
    Yang, WB
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (05): : 850 - 858
  • [49] Novel, Low-power ECRL-CMOS Interface Circuit
    Morell, William
    Srivastava, Ashok
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 25 - 28
  • [50] Implementation of a Low-Power Multi Shaped CMOS Fuzzifier Circuit
    Yaghmurali, Yousef Valizadeh
    Fathi, Amir
    Khoei, Abdollah
    Hadidi, Khayrollah
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1306 - 1311