Low power oriented CMOS circuit optimization protocol

被引:1
|
作者
Verle, A [1 ]
Michel, X [1 ]
Azemard, N [1 ]
Maurine, P [1 ]
Auvergne, D [1 ]
机构
[1] Univ Montpellier 2, CNRS, UMR, LIRMM, F-34392 Montpellier, France
关键词
D O I
10.1109/DATE.2005.202
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power oriented circuit optimization consists in selecting the best alternative between gate sizing, buffer insertion and logic structure transformation, for satisfying a delay constraint at minimum area cost. In this paper we used a closed form model of delay in CMOS structures to define inetrics for a deterministic selection of the optimization alternative. The target is delay constraint satisfaction with minimum area cost. We validate the design space exploration method, defining maximum and minimum delay bounds on logical paths. Then we adapt this method to a "constant sensitivity method" allowing to Size a circuit at minimum area under a delay constraint. An optimisation protocol is finally defined to manage the trade-off performance constraint circuit structure. These methods are implemented in an optimization tool (POPS) and validated by comparing on a 0.25 mu m process, the optimization efficiency obtained on various benchmarks (ISCAS'85) to that resulting from an industrial tool.
引用
收藏
页码:640 / 645
页数:6
相关论文
共 50 条
  • [21] Input synchronization in low power CMOS arithmetic circuit design
    Fabian, CA
    Ercegovac, MD
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 172 - 176
  • [22] ASLIC: A low power CMOS analog circuit design automation
    Lee, J
    Kim, YB
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 470 - 475
  • [23] A low power CMOS voltage reference circuit with subthreshold MOSFETs
    Ramasamy, S.
    Venkataramani, B.
    Meenatchisundaram, P.
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 512 - 517
  • [24] VLSI scaling methods and low power CMOS buffer circuit
    Sharma, Vijay Kumar
    Pattanaik, Manisha
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [25] ASLIC: A low power CMOS analog circuit design automation
    Lee, Jihyun
    Kim, Yong-Bin
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (03) : 157 - 181
  • [26] Low-power CMOS circuit techniques for motion estimators
    Enomoto, T
    Ei, T
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 409 - 412
  • [27] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [28] A New Low-Power CMOS Dynamic Logic Circuit
    Jia, Song
    Lyu, Shigong
    Meng, Qinglong
    Wu, Fengfeng
    Xu, Heqing
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [29] CMOS technology for ultra-low power circuit applications
    Salomonson, CD
    Henley, WB
    Whittaker, DR
    Maimon, J
    IEEE SOUTHEASTCON '97 - ENGINEERING THE NEW CENTURY, PROCEEDINGS, 1996, : 233 - 235
  • [30] A low power CMOS circuit with variable souce scheme (VSCMOS)
    Yasuda, T
    Hosokawa, K
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 404 - 407