Low power oriented CMOS circuit optimization protocol

被引:1
|
作者
Verle, A [1 ]
Michel, X [1 ]
Azemard, N [1 ]
Maurine, P [1 ]
Auvergne, D [1 ]
机构
[1] Univ Montpellier 2, CNRS, UMR, LIRMM, F-34392 Montpellier, France
关键词
D O I
10.1109/DATE.2005.202
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power oriented circuit optimization consists in selecting the best alternative between gate sizing, buffer insertion and logic structure transformation, for satisfying a delay constraint at minimum area cost. In this paper we used a closed form model of delay in CMOS structures to define inetrics for a deterministic selection of the optimization alternative. The target is delay constraint satisfaction with minimum area cost. We validate the design space exploration method, defining maximum and minimum delay bounds on logical paths. Then we adapt this method to a "constant sensitivity method" allowing to Size a circuit at minimum area under a delay constraint. An optimisation protocol is finally defined to manage the trade-off performance constraint circuit structure. These methods are implemented in an optimization tool (POPS) and validated by comparing on a 0.25 mu m process, the optimization efficiency obtained on various benchmarks (ISCAS'85) to that resulting from an industrial tool.
引用
收藏
页码:640 / 645
页数:6
相关论文
共 50 条
  • [31] A Low power CMOS Integrated Circuit for Differential Capacitive Measurement
    Aezinia, Fatemeh
    Bahreyni, Behraad
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 189 - 192
  • [32] VLSI scaling methods and low power CMOS buffer circuit
    Vijay Kumar Sharma
    Manisha Pattanaik
    Journal of Semiconductors, 2013, 34 (09) : 96 - 103
  • [33] A low-power CMOS integrated circuit for bearing estimation
    Julián, P
    Andreou, A
    Mandolesi, P
    Goldberg, D
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 305 - 308
  • [34] An Ultra Low Power CMOS MPPT Power Conditioning Circuit for Energy Harvesters
    Galea, Francarl
    Casha, Owen
    Grech, Ivan
    Gatt, Edward
    Micallef, Joseph
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [35] Study of a low voltage, low power and high frequency CMOS VCO circuit
    Sugimoto, Y
    Tsuji, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (05) : 630 - 633
  • [36] Study of a low voltage, low power and high frequency CMOS VCO circuit
    Chuo Univ, Tokyo, Japan
    IEICE Trans Fund Electron Commun Comput Sci, 5 (630-633):
  • [37] Power-delay modeling of dynamic CMOS gates for circuit optimization
    Rossello, JL
    Segura, J
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 494 - 499
  • [38] Design Optimization of CMOS Control Circuit for Integrated Photovoltaic Power Transfer
    Tokuda, Takashi
    Ishizu, Takaaki
    Nattakarn, Wuthibenjaphonchai
    Haruta, Makito
    Noda, Toshihiko
    Sasagawa, Kiyotaka
    Sawan, Mohamad
    Ohta, Jun
    SENSORS AND MATERIALS, 2018, 30 (10) : 2343 - 2357
  • [39] Principle of CMOS circuit power-delay optimization with transistor sizing
    Yuan, JR
    Svensson, C
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 637 - 640
  • [40] Optimization and Characterization of CMOS for Ultra Low Power Applications
    Kafeel, Mohd. Ajmal
    Pable, S. D.
    Hasan, Mohd.
    Alam, M. Shah
    JOURNAL OF NANOTECHNOLOGY, 2015, 2015