Asynchronous parallel Genetic Algorithm for congestion-driven placement technique

被引:2
|
作者
Yoshikawa, M [1 ]
Terai, H [1 ]
机构
[1] Ritsumeikan Univ, Dept VLSI Syst Design, Kyoto, Japan
关键词
D O I
10.1109/SERA.2005.23
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Deep-Sub-Micron technology (DSM) of 0.18 micron and below enable the integration of logical circuits having more than 10 million gates. In such a DSM technology, layout design has become the most important design phase. This paper discusses a novel congestion-driven placement technique based on asynchronous parallel Genetic Algorithm. The proposed algorithm has a two-level hierarchical structure. For selection control, new objective functions are introduced for wire congestion and chip area. Moreover, the two kind of parallel processing suitable for hierarchical processing is introduced for reduction of run time. Experimental results show improvement comparison with conventional layout technique.
引用
收藏
页码:130 / 136
页数:7
相关论文
共 50 条
  • [1] An effective congestion-driven placement framework
    Brenner, U
    Rohe, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (04) : 387 - 394
  • [2] A new congestion-driven placement algorithm based on cell inflation
    Hou, WT
    Yu, H
    Hong, XL
    Cai, YC
    Wu, WM
    Gu, J
    Kao, WH
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 605 - 608
  • [3] Congestion-driven placement improvement using cell spreading
    Yang, Ling
    Zhou, Qiang
    Hong, Xianlong
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2415 - 2419
  • [4] A congestion-driven placement improvement algorithm for large scale sea-of-gates arrays
    Sadakane, T
    Shirota, H
    Takahashi, K
    Terai, M
    Okazaki, K
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 573 - 576
  • [5] CONGESTION-DRIVEN DENDRITIC GROWTH
    Maury, Bertrand
    Roudneff-Chupin, Aude
    Santambrogio, Filippo
    DISCRETE AND CONTINUOUS DYNAMICAL SYSTEMS, 2014, 34 (04) : 1575 - 1604
  • [6] Local and congestion-driven fairness algorithm in arbitrary topology networks
    Mayer, A
    Ofek, Y
    Yung, M
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2000, 8 (03) : 362 - 372
  • [7] A hierarchial parallel placement technique based on genetic algorithm
    Yoshikawa, M
    Terai, H
    5TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS DESIGN AND APPLICATIONS, PROCEEDINGS, 2005, : 302 - 307
  • [8] Congestion-Driven Floorplanning with Module Reshaping
    Lin, Yu-Cheng
    Chen, Shin-Jia
    Chen, Ping-Liang
    Huang, Hsin-Hsiung
    PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS, 2008, : 391 - +
  • [9] Congestion-driven codesign of power and signal networks
    Su, HH
    Hu, J
    Sapatnekar, SS
    Nassif, SR
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 64 - 69
  • [10] A congestion-driven buffer planner with space reservation
    Huang, Hsin-Hsiung
    Chen, Yung-Ching
    Hsieh, Tsai-Ming
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5435 - +