A 250MHz optimized distributed architecture of 2D 8x8 DCT

被引:0
|
作者
Peng Chungan [1 ]
Cao Xixin [1 ]
Yu Dunshan [1 ]
Zhang Xing [1 ]
机构
[1] Peking Univ, Dept Microelect, SOC Lab, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) plays an important role in image and video compression, but computing a two-dimensional (2D) DCT, a large number of multiplications and additions are required in a direct approach. Multiplications, which are the most time-consuming and expensive operations in simple processor, can be completely avoided in our proposed architecture for multiple channel real-time image compression. In this paper, a compressed distributed arithmetic architecture for 2D W DCT is presented, which offers high speed and small area. The basic architecture consists of a ID row DCT followed by a transpose register array and another I D column DCT, in which an 8-input ID DCT structure only requires 15 adders to build a compressed adder matrix and no ROM is needed. Compared with other architectures available it, has a great improvement on computing speed and reducing area.
引用
收藏
页码:189 / 192
页数:4
相关论文
共 50 条
  • [41] A Row-Parallel 8 x 8 2-D DCT Architecture Using Algebraic Integer-Based Exact Computation
    Madanayake, Arjuna
    Cintra, Renato J.
    Onen, Denis
    Dimitrov, Vassil S.
    Rajapaksha, Nilanka
    Bruton, L. T.
    Edirisuriya, Amila
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (06) : 915 - 929
  • [42] Implementation of NEDA-based DCT architecture using even-odd decomposition of the 8 x 8 DCT
    Chidanandan, Archana
    Moder, Joseph
    Bayoumi, Magdy
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 600 - +
  • [43] Design and Implementation of a 118 MHz 2D DCT Processor
    Atani, Reza Ebrahimi
    Baboli, Mehdi
    Mirzakuchaki, Sattar
    Atani, Shahabaddin Ebrahimi
    Zamanlooy, Babak
    2008 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-5, 2008, : 2311 - +
  • [44] A new fast algorithm for 8 x 8 2-D DCT and its VLSI implementation
    Tian, M
    Li, GJ
    Peng, QZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 179 - 182
  • [45] HDTV采用的100MHz 2-D(8×8)DCT/IDCT处理器
    A.Madisetti
    A.N.Willson
    孙建京
    俞永正
    今日电子, 1996, (Z1) : 125 - 132
  • [46] Time-gated 128x1 and 8x8 SPAD cameras for 2D photon-counting and 3D time-of-flight maps
    Cusini, Iris
    Pasquinelli, Klaus
    Conca, Enrico
    Villa, Federica
    QUANTUM OPTICS AND PHOTON COUNTING 2021, 2021, 11771
  • [47] Fast 2D 8 × 8 DCT algorithm based on look-up table for image compression
    School of Computer Science and Technology, Shandong Economic University, Jinan 250014, China
    不详
    Jisuanji Yanjiu yu Fazhan, 2009, 4 (618-628):
  • [48] Parallel-pipeline 8x8 forward 2-D ICT processor chip for image coding
    Ruiz, GA
    Michell, JA
    Burón, AM
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2005, 53 (02) : 714 - 723
  • [49] A 622-MB/S 8X8 ATM SWITCH CHIP SET WITH SHARED MULTIBUFFER ARCHITECTURE
    KONDOH, H
    NOTANI, H
    YAMANAKA, H
    HIGASHITANI, K
    SAITO, H
    HAYASHI, I
    KOHAMA, S
    MATSUDA, Y
    OSHIMA, K
    NAKAYA, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (07) : 808 - 815
  • [50] An 8x8 Cavity Backed Waveguide Antenna Array for D-Band Backhauling Communications
    Zahran, Sherif R.
    Boccia, Luigi
    Amendola, G.
    Moscato, Stefano
    Oldoni, Matteo
    Tresoldi, Dario
    2020 14TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP 2020), 2020,