Modeling of Gate Stack Patterning for Advanced Technology Nodes: A Review

被引:26
|
作者
Klemenschits, Xaver [1 ]
Selberherr, Siegfried [1 ]
Filipovic, Lado [1 ]
机构
[1] Tech Univ Wien, Inst Microelect, A-1040 Vienna, Austria
来源
MICROMACHINES | 2018年 / 9卷 / 12期
基金
欧盟地平线“2020”;
关键词
technology computer-aided design (TCAD); metal oxide semiconductor field effect transistor (MOSFET); topography simulation; metal gate stack; level set; high-k; fin field effect transistor (FinFET); FEATURE-SCALE-MODEL; HIGH-DENSITY PLASMA; LEVEL-SET APPROACH; LOW-PRESSURE; ETCHING CHARACTERISTICS; SILICON DIOXIDE; HFO2; FILMS; HARD MASK; SI; SIMULATION;
D O I
10.3390/mi9120631
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Semiconductor device dimensions have been decreasing steadily over the past several decades, generating the need to overcome fundamental limitations of both the materials they are made of and the fabrication techniques used to build them. Modern metal gates are no longer a simple polysilicon layer, but rather consist of a stack of several different materials, often requiring multiple processing steps each, to obtain the characteristics needed for stable operation. In order to better understand the underlying mechanics and predict the potential of new methods and materials, technology computer aided design has become increasingly important. This review will discuss the fundamental methods, used to describe expected topology changes, and their respective benefits and limitations. In particular, common techniques used for effective modeling of the transport of molecular entities using numerical particle ray tracing in the feature scale region will be reviewed, taking into account the limitations they impose on chemical modeling. The modeling of surface chemistries and recent advances therein, which have enabled the identification of dominant etch mechanisms and the development of sophisticated chemical models, is further presented. Finally, recent advances in the modeling of gate stack pattering using advanced geometries in the feature scale are discussed, taking note of the underlying methods and their limitations, which still need to be overcome and are actively investigated.
引用
收藏
页数:31
相关论文
共 50 条
  • [1] Tone reversal patterning for advanced technology nodes
    Schleicher, F.
    Bekaert, J.
    Thiam, A.
    Decoster, S.
    Blanc, R.
    Lazzarino, F.
    Santaclara, J. Garcia
    Rispens, G.
    Maslow, M.
    ADVANCED ETCH TECHNOLOGY AND PROCESS INTEGRATION FOR NANOPATTERNING XI, 2022, 12056
  • [2] Advanced Gate and Stack Dielectric Characterization with FastGate® Technology
    Hillard, Robert J.
    Tan, Louison C.
    Reid, Kimberly G.
    FRONTIERS OF CHARACTERIZATION AND METROLOGY FOR NANOELECTRONICS: 2009, 2009, 1173 : 89 - +
  • [3] CD-SEM metrology and OPC modeling for 2D patterning in advanced technology nodes
    Wallow, Thomas I.
    Zhang, Chen
    Fumar-Pici, Anita
    Chen, Jun
    Laenens, Bart
    Spence, Christopher A.
    Rio, David
    van Adrichem, Paul
    Dillen, Harm
    Wang, Jing
    Yang, Peng-Cheng
    Gillijns, Werner
    Jaenen, Patrick
    van Roey, Frieda
    van de Kerkhove, Jeroen
    Babin, Sergey
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI, 2017, 10145
  • [4] Modeling of Via Resistance for Advanced Technology Nodes
    Ciofi, Ivan
    Roussel, Philippe J.
    Saad, Yves
    Moroz, Victor
    Hu, Chia-Ying
    Baert, Rogier
    Croes, Kristof
    Contino, Antonino
    Vandersmissen, Kevin
    Gao, Weimin
    Matagne, Philippe
    Badaroglu, Mustafa
    Wilson, Christopher J.
    Mocuta, Dan
    Tokei, Zsolt
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (05) : 2306 - 2313
  • [5] Exploring the readiness of EUV photo materials for patterning advanced technology nodes
    De Simone, Danilo
    Vesters, Yannick
    Shehzad, Atif
    Vandenberghe, Geert
    Foubert, Philippe
    Beral, Christophe
    Van den Heuvel, Dieter
    Mao, Ming
    Lazzarino, Fred
    EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY VIII, 2017, 10143
  • [6] Notch elimination in polycide gate stack etching for advanced DRAM technology
    Chan, BW
    Chi, MH
    Liou, YH
    2000 SEMICONDUCTOR MANUFACTURING TECHNOLOGY WORKSHOP, 2000, : 133 - 139
  • [7] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [8] Including Special Issue: Advanced Gate Stack Technology (ISAGST 2007) Preface
    Tseng, Hsing-Huang
    Lee, Byoung Hun
    Lee, Hi-Deok
    MICROELECTRONIC ENGINEERING, 2009, 86 (03) : 213 - 213
  • [9] Depth profiling investigation by pARXPS and MEIS of advanced transistor technology gate stack
    Fauquier, L.
    Pelissier, B.
    Jalabert, D.
    Pierre, F.
    Gassilloud, R.
    Doloy, D.
    Beitia, C.
    Baron, T.
    MICROELECTRONIC ENGINEERING, 2017, 169 : 24 - 28
  • [10] Stability of advanced gate stack devices
    Kim, I
    Han, SK
    Osburn, CM
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2004, 151 (02) : F22 - F28