Modeling of Gate Stack Patterning for Advanced Technology Nodes: A Review

被引:26
|
作者
Klemenschits, Xaver [1 ]
Selberherr, Siegfried [1 ]
Filipovic, Lado [1 ]
机构
[1] Tech Univ Wien, Inst Microelect, A-1040 Vienna, Austria
来源
MICROMACHINES | 2018年 / 9卷 / 12期
基金
欧盟地平线“2020”;
关键词
technology computer-aided design (TCAD); metal oxide semiconductor field effect transistor (MOSFET); topography simulation; metal gate stack; level set; high-k; fin field effect transistor (FinFET); FEATURE-SCALE-MODEL; HIGH-DENSITY PLASMA; LEVEL-SET APPROACH; LOW-PRESSURE; ETCHING CHARACTERISTICS; SILICON DIOXIDE; HFO2; FILMS; HARD MASK; SI; SIMULATION;
D O I
10.3390/mi9120631
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Semiconductor device dimensions have been decreasing steadily over the past several decades, generating the need to overcome fundamental limitations of both the materials they are made of and the fabrication techniques used to build them. Modern metal gates are no longer a simple polysilicon layer, but rather consist of a stack of several different materials, often requiring multiple processing steps each, to obtain the characteristics needed for stable operation. In order to better understand the underlying mechanics and predict the potential of new methods and materials, technology computer aided design has become increasingly important. This review will discuss the fundamental methods, used to describe expected topology changes, and their respective benefits and limitations. In particular, common techniques used for effective modeling of the transport of molecular entities using numerical particle ray tracing in the feature scale region will be reviewed, taking into account the limitations they impose on chemical modeling. The modeling of surface chemistries and recent advances therein, which have enabled the identification of dominant etch mechanisms and the development of sophisticated chemical models, is further presented. Finally, recent advances in the modeling of gate stack pattering using advanced geometries in the feature scale are discussed, taking note of the underlying methods and their limitations, which still need to be overcome and are actively investigated.
引用
收藏
页数:31
相关论文
共 50 条
  • [41] EUV based multi-patterning schemes for advanced DRAM nodes
    Das, Sayantan
    Sah, Kaushik
    Fallica, Roberto
    Chen, Zhijin
    Halder, Sandip
    Cross, Andrew
    De Simone, Danilo
    Treska, Fergo
    Leray, Philippe
    Kim, Ryoung Han
    Maguire, Ethan
    Wei, Chih-, I
    Fenger, Germain
    Lafferty, Neal
    Lee, Jeonghoon
    ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIX, 2022, 12055
  • [42] The Physical Mechanism Investigation of AC TDDB Behavior in Advanced Gate Stack
    Chen, C. L.
    Chang, S. W.
    Chen, S. C.
    Lee, Y. -H.
    Lee, Y. W.
    Huang, D. S.
    Shih, J. R.
    Wu, K.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [43] Thermal stability studies of advanced gate stack structures on Si (100)
    Sivasubramani, P
    Zhao, P
    Kim, MJ
    Gnade, BE
    Wallace, RM
    Edge, LF
    Schlom, DG
    Parsons, GN
    Misra, V
    Characterization and Metrology for ULSI Technology 2005, 2005, 788 : 156 - 160
  • [44] Applications of Advanced Transmission Electron Microscopy Techniques in Gate Stack Scaling
    Stemmer, Susanne
    LeBeau, James M.
    Cagnon, Joel
    Hwang, Yoontae
    Engel-Herbert, Roman
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 198 - 199
  • [45] Effect of the presence of trap states in oxides in modeling gate leakage current in advanced MOSFET with multi-oxide stack
    Basak, Rathin
    Maiti, Biswajit
    Mallik, Abhijit
    SUPERLATTICES AND MICROSTRUCTURES, 2019, 129 : 193 - 201
  • [46] Ta/Mo stack dual metal gate technology applicable to gate-first processes
    Matsukawa, Takashi
    Liu, Yongxun
    Endo, Kazuhiko
    Masahara, Meishoku
    Ishii, Kenichi
    Yamauchi, Hiromi
    Tsukada, Junichi
    Suzuki, Eiichi
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 1825 - 1829
  • [47] PANEL: EDA Challenges at Advanced Technology Nodes A
    Liu, Eugene
    PROCEEDINGS OF THE 2024 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, ISPD 2024, 2024, : 67 - 67
  • [48] Detailed Placement In Advanced Technology Nodes: A Survey
    Lin, Yibo
    Yu, Bei
    Pan, David Z.
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 836 - 839
  • [49] Soft Error Testing at Advanced Technology Nodes
    Bhuva, B.
    Narasimham, B.
    Oates, A.
    Patterson, K.
    Tam, N.
    Vilchis, M.
    Wen, S. -J.
    Wong, R.
    Xu, Y.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [50] NCFET: Opportunities & Challenges for Advanced Technology Nodes
    Krivokapic, Zoran
    Aziz, Ahmedullah
    Song, Da
    Rana, Uzma
    Galatage, Rohit
    Banna, Srinivasa
    2017 FIFTH BERKELEY SYMPOSIUM ON ENERGY EFFICIENT ELECTRONIC SYSTEMS & STEEP TRANSISTORS WORKSHOP (E3S), 2017,